2007-08-18 09:50:47 +08:00
|
|
|
//===-- DelaySlotFiller.cpp - Mips delay slot filler ---------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2007-08-18 09:50:47 +08:00
|
|
|
//
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2007-08-18 09:50:47 +08:00
|
|
|
//
|
2011-09-30 07:52:13 +08:00
|
|
|
// Simple pass to fills delay slots with useful instructions.
|
2007-08-18 09:50:47 +08:00
|
|
|
//
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2007-08-18 09:50:47 +08:00
|
|
|
|
|
|
|
#define DEBUG_TYPE "delay-slot-filler"
|
|
|
|
|
|
|
|
#include "Mips.h"
|
|
|
|
#include "MipsTargetMachine.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2011-09-30 07:52:13 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2007-08-18 09:50:47 +08:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2011-09-30 07:52:13 +08:00
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
|
|
|
#include "llvm/ADT/SmallSet.h"
|
2007-08-18 09:50:47 +08:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
STATISTIC(FilledSlots, "Number of delay slots filled");
|
|
|
|
|
2011-09-30 07:52:13 +08:00
|
|
|
static cl::opt<bool> EnableDelaySlotFiller(
|
|
|
|
"enable-mips-delay-filler",
|
|
|
|
cl::init(false),
|
2011-10-05 09:06:57 +08:00
|
|
|
cl::desc("Fill the Mips delay slots useful instructions."),
|
2011-09-30 07:52:13 +08:00
|
|
|
cl::Hidden);
|
|
|
|
|
2007-08-18 09:50:47 +08:00
|
|
|
namespace {
|
|
|
|
struct Filler : public MachineFunctionPass {
|
|
|
|
|
|
|
|
TargetMachine &TM;
|
|
|
|
const TargetInstrInfo *TII;
|
|
|
|
|
|
|
|
static char ID;
|
2010-12-10 01:31:11 +08:00
|
|
|
Filler(TargetMachine &tm)
|
2010-08-07 02:33:48 +08:00
|
|
|
: MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
|
2007-08-18 09:50:47 +08:00
|
|
|
|
|
|
|
virtual const char *getPassName() const {
|
|
|
|
return "Mips Delay Slot Filler";
|
|
|
|
}
|
|
|
|
|
|
|
|
bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
|
|
|
|
bool runOnMachineFunction(MachineFunction &F) {
|
|
|
|
bool Changed = false;
|
|
|
|
for (MachineFunction::iterator FI = F.begin(), FE = F.end();
|
|
|
|
FI != FE; ++FI)
|
|
|
|
Changed |= runOnMachineBasicBlock(*FI);
|
|
|
|
return Changed;
|
|
|
|
}
|
|
|
|
|
2011-09-30 07:52:13 +08:00
|
|
|
bool isDelayFiller(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator candidate);
|
|
|
|
|
|
|
|
void insertCallUses(MachineBasicBlock::iterator MI,
|
|
|
|
SmallSet<unsigned, 32>& RegDefs,
|
|
|
|
SmallSet<unsigned, 32>& RegUses);
|
|
|
|
|
|
|
|
void insertDefsUses(MachineBasicBlock::iterator MI,
|
|
|
|
SmallSet<unsigned, 32>& RegDefs,
|
|
|
|
SmallSet<unsigned, 32>& RegUses);
|
|
|
|
|
|
|
|
bool IsRegInSet(SmallSet<unsigned, 32>& RegSet,
|
|
|
|
unsigned Reg);
|
|
|
|
|
|
|
|
bool delayHasHazard(MachineBasicBlock::iterator candidate,
|
|
|
|
bool &sawLoad, bool &sawStore,
|
|
|
|
SmallSet<unsigned, 32> &RegDefs,
|
|
|
|
SmallSet<unsigned, 32> &RegUses);
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator
|
|
|
|
findDelayInstr(MachineBasicBlock &MBB, MachineBasicBlock::iterator slot);
|
|
|
|
|
|
|
|
|
2007-08-18 09:50:47 +08:00
|
|
|
};
|
|
|
|
char Filler::ID = 0;
|
|
|
|
} // end of anonymous namespace
|
|
|
|
|
|
|
|
/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
|
2011-09-30 07:52:13 +08:00
|
|
|
/// We assume there is only one delay slot per delayed instruction.
|
2007-08-18 09:50:47 +08:00
|
|
|
bool Filler::
|
2011-09-30 07:52:13 +08:00
|
|
|
runOnMachineBasicBlock(MachineBasicBlock &MBB) {
|
2007-08-18 09:50:47 +08:00
|
|
|
bool Changed = false;
|
2011-09-30 07:52:13 +08:00
|
|
|
for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ++I)
|
|
|
|
if (I->getDesc().hasDelaySlot()) {
|
|
|
|
MachineBasicBlock::iterator D = MBB.end();
|
2007-08-18 09:50:47 +08:00
|
|
|
MachineBasicBlock::iterator J = I;
|
2011-09-30 07:52:13 +08:00
|
|
|
|
|
|
|
if (EnableDelaySlotFiller)
|
|
|
|
D = findDelayInstr(MBB, I);
|
|
|
|
|
2007-08-18 09:50:47 +08:00
|
|
|
++FilledSlots;
|
|
|
|
Changed = true;
|
2010-12-10 01:31:11 +08:00
|
|
|
|
2011-09-30 07:52:13 +08:00
|
|
|
if (D == MBB.end())
|
|
|
|
BuildMI(MBB, ++J, I->getDebugLoc(), TII->get(Mips::NOP));
|
|
|
|
else
|
|
|
|
MBB.splice(++J, &MBB, D);
|
|
|
|
}
|
2007-08-18 09:50:47 +08:00
|
|
|
return Changed;
|
2011-09-30 07:52:13 +08:00
|
|
|
|
2007-08-18 09:50:47 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
|
|
|
|
/// slots in Mips MachineFunctions
|
|
|
|
FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) {
|
|
|
|
return new Filler(tm);
|
|
|
|
}
|
|
|
|
|
2011-09-30 07:52:13 +08:00
|
|
|
MachineBasicBlock::iterator
|
|
|
|
Filler::findDelayInstr(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator slot) {
|
|
|
|
SmallSet<unsigned, 32> RegDefs;
|
|
|
|
SmallSet<unsigned, 32> RegUses;
|
|
|
|
bool sawLoad = false;
|
|
|
|
bool sawStore = false;
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator I = slot;
|
|
|
|
|
|
|
|
// Call's delay filler can def some of call's uses.
|
|
|
|
if (slot->getDesc().isCall())
|
|
|
|
insertCallUses(slot, RegDefs, RegUses);
|
|
|
|
else
|
|
|
|
insertDefsUses(slot, RegDefs, RegUses);
|
|
|
|
|
|
|
|
bool done = false;
|
|
|
|
|
|
|
|
while (!done) {
|
|
|
|
done = (I == MBB.begin());
|
|
|
|
|
|
|
|
if (!done)
|
|
|
|
--I;
|
|
|
|
|
|
|
|
// skip debug value
|
|
|
|
if (I->isDebugValue())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (I->hasUnmodeledSideEffects()
|
|
|
|
|| I->isInlineAsm()
|
|
|
|
|| I->isLabel()
|
|
|
|
|| isDelayFiller(MBB, I)
|
|
|
|
|| I->getDesc().isPseudo()
|
|
|
|
//
|
|
|
|
// Should not allow:
|
|
|
|
// ERET, DERET or WAIT, PAUSE. Need to add these to instruction
|
|
|
|
// list. TBD.
|
|
|
|
)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (delayHasHazard(I, sawLoad, sawStore, RegDefs, RegUses)) {
|
|
|
|
insertDefsUses(I, RegDefs, RegUses);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
return I;
|
|
|
|
}
|
|
|
|
return MBB.end();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool Filler::delayHasHazard(MachineBasicBlock::iterator candidate,
|
|
|
|
bool &sawLoad,
|
|
|
|
bool &sawStore,
|
|
|
|
SmallSet<unsigned, 32> &RegDefs,
|
|
|
|
SmallSet<unsigned, 32> &RegUses) {
|
|
|
|
if (candidate->isImplicitDef() || candidate->isKill())
|
|
|
|
return true;
|
|
|
|
|
2011-10-05 09:09:37 +08:00
|
|
|
// Loads or stores cannot be moved past a store to the delay slot
|
|
|
|
// and stores cannot be moved past a load.
|
2011-09-30 07:52:13 +08:00
|
|
|
if (candidate->getDesc().mayLoad()) {
|
|
|
|
if (sawStore)
|
|
|
|
return true;
|
2011-10-05 09:09:37 +08:00
|
|
|
sawLoad = true;
|
2011-09-30 07:52:13 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (candidate->getDesc().mayStore()) {
|
|
|
|
if (sawStore)
|
|
|
|
return true;
|
|
|
|
sawStore = true;
|
|
|
|
if (sawLoad)
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) {
|
|
|
|
const MachineOperand &MO = candidate->getOperand(i);
|
|
|
|
if (!MO.isReg())
|
|
|
|
continue; // skip
|
|
|
|
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
|
|
|
|
if (MO.isDef()) {
|
|
|
|
// check whether Reg is defined or used before delay slot.
|
|
|
|
if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
if (MO.isUse()) {
|
|
|
|
// check whether Reg is defined before delay slot.
|
|
|
|
if (IsRegInSet(RegDefs, Reg))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Filler::insertCallUses(MachineBasicBlock::iterator MI,
|
|
|
|
SmallSet<unsigned, 32>& RegDefs,
|
|
|
|
SmallSet<unsigned, 32>& RegUses) {
|
|
|
|
switch(MI->getOpcode()) {
|
|
|
|
default: llvm_unreachable("Unknown opcode.");
|
|
|
|
case Mips::JAL:
|
|
|
|
RegDefs.insert(31);
|
|
|
|
break;
|
|
|
|
case Mips::JALR:
|
|
|
|
assert(MI->getNumOperands() >= 1);
|
|
|
|
const MachineOperand &Reg = MI->getOperand(0);
|
|
|
|
assert(Reg.isReg() && "JALR first operand is not a register.");
|
|
|
|
RegUses.insert(Reg.getReg());
|
|
|
|
RegDefs.insert(31);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Insert Defs and Uses of MI into the sets RegDefs and RegUses.
|
|
|
|
void Filler::insertDefsUses(MachineBasicBlock::iterator MI,
|
|
|
|
SmallSet<unsigned, 32>& RegDefs,
|
|
|
|
SmallSet<unsigned, 32>& RegUses) {
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &MO = MI->getOperand(i);
|
|
|
|
if (!MO.isReg())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (Reg == 0)
|
|
|
|
continue;
|
|
|
|
if (MO.isDef())
|
|
|
|
RegDefs.insert(Reg);
|
|
|
|
if (MO.isUse())
|
|
|
|
RegUses.insert(Reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
//returns true if the Reg or its alias is in the RegSet.
|
|
|
|
bool Filler::IsRegInSet(SmallSet<unsigned, 32>& RegSet, unsigned Reg) {
|
|
|
|
if (RegSet.count(Reg))
|
|
|
|
return true;
|
|
|
|
// check Aliased Registers
|
|
|
|
for (const unsigned *Alias = TM.getRegisterInfo()->getAliasSet(Reg);
|
|
|
|
*Alias; ++Alias)
|
|
|
|
if (RegSet.count(*Alias))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
// return true if the candidate is a delay filler.
|
|
|
|
bool Filler::isDelayFiller(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator candidate) {
|
|
|
|
if (candidate == MBB.begin())
|
|
|
|
return false;
|
|
|
|
const MCInstrDesc &prevdesc = (--candidate)->getDesc();
|
|
|
|
return prevdesc.hasDelaySlot();
|
|
|
|
}
|