2016-04-06 03:06:01 +08:00
|
|
|
//===- llvm/CodeGen/GlobalISel/RegBankSelect.cpp - RegBankSelect -*- C++ -*-==//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// \file
|
|
|
|
/// This file implements the RegBankSelect class.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
|
2016-05-20 08:35:26 +08:00
|
|
|
#include "llvm/ADT/PostOrderIterator.h"
|
2016-10-15 06:18:18 +08:00
|
|
|
#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
|
2016-04-08 02:19:27 +08:00
|
|
|
#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
|
2016-05-20 08:49:10 +08:00
|
|
|
#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
|
2016-04-08 02:19:27 +08:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2016-08-27 10:38:27 +08:00
|
|
|
#include "llvm/CodeGen/TargetPassConfig.h"
|
2016-05-21 01:36:54 +08:00
|
|
|
#include "llvm/IR/Function.h"
|
2016-05-20 08:35:26 +08:00
|
|
|
#include "llvm/Support/BlockFrequency.h"
|
2016-06-08 23:49:23 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2016-04-08 07:53:55 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
2016-04-08 02:19:27 +08:00
|
|
|
#include "llvm/Target/TargetSubtargetInfo.h"
|
2016-04-06 03:06:01 +08:00
|
|
|
|
|
|
|
#define DEBUG_TYPE "regbankselect"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2016-06-08 23:49:23 +08:00
|
|
|
static cl::opt<RegBankSelect::Mode> RegBankSelectMode(
|
|
|
|
cl::desc("Mode of the RegBankSelect pass"), cl::Hidden, cl::Optional,
|
|
|
|
cl::values(clEnumValN(RegBankSelect::Mode::Fast, "regbankselect-fast",
|
|
|
|
"Run the Fast mode (default mapping)"),
|
|
|
|
clEnumValN(RegBankSelect::Mode::Greedy, "regbankselect-greedy",
|
2016-10-09 03:41:06 +08:00
|
|
|
"Use the Greedy mode (best local mapping)")));
|
2016-06-08 23:49:23 +08:00
|
|
|
|
2016-04-06 03:06:01 +08:00
|
|
|
char RegBankSelect::ID = 0;
|
2016-09-24 01:50:06 +08:00
|
|
|
INITIALIZE_PASS_BEGIN(RegBankSelect, DEBUG_TYPE,
|
2016-05-21 01:54:09 +08:00
|
|
|
"Assign register bank of generic virtual registers",
|
|
|
|
false, false);
|
|
|
|
INITIALIZE_PASS_DEPENDENCY(MachineBlockFrequencyInfo)
|
|
|
|
INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo)
|
2016-08-27 10:38:27 +08:00
|
|
|
INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
|
2016-09-24 01:50:06 +08:00
|
|
|
INITIALIZE_PASS_END(RegBankSelect, DEBUG_TYPE,
|
2016-05-21 01:54:09 +08:00
|
|
|
"Assign register bank of generic virtual registers", false,
|
2016-07-26 11:29:18 +08:00
|
|
|
false)
|
2016-04-06 03:06:01 +08:00
|
|
|
|
2016-05-21 00:55:35 +08:00
|
|
|
RegBankSelect::RegBankSelect(Mode RunningMode)
|
2016-05-21 01:54:09 +08:00
|
|
|
: MachineFunctionPass(ID), RBI(nullptr), MRI(nullptr), TRI(nullptr),
|
|
|
|
MBFI(nullptr), MBPI(nullptr), OptMode(RunningMode) {
|
2016-04-06 03:06:01 +08:00
|
|
|
initializeRegBankSelectPass(*PassRegistry::getPassRegistry());
|
2016-06-08 23:49:23 +08:00
|
|
|
if (RegBankSelectMode.getNumOccurrences() != 0) {
|
|
|
|
OptMode = RegBankSelectMode;
|
|
|
|
if (RegBankSelectMode != RunningMode)
|
|
|
|
DEBUG(dbgs() << "RegBankSelect mode overrided by command line\n");
|
|
|
|
}
|
2016-04-06 03:06:01 +08:00
|
|
|
}
|
|
|
|
|
2016-04-08 02:19:27 +08:00
|
|
|
void RegBankSelect::init(MachineFunction &MF) {
|
|
|
|
RBI = MF.getSubtarget().getRegBankInfo();
|
|
|
|
assert(RBI && "Cannot work without RegisterBankInfo");
|
|
|
|
MRI = &MF.getRegInfo();
|
2016-04-08 05:32:23 +08:00
|
|
|
TRI = MF.getSubtarget().getRegisterInfo();
|
2016-08-27 10:38:27 +08:00
|
|
|
TPC = &getAnalysis<TargetPassConfig>();
|
2016-05-21 01:54:09 +08:00
|
|
|
if (OptMode != Mode::Fast) {
|
|
|
|
MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
|
|
|
|
MBPI = &getAnalysis<MachineBranchProbabilityInfo>();
|
|
|
|
} else {
|
|
|
|
MBFI = nullptr;
|
|
|
|
MBPI = nullptr;
|
|
|
|
}
|
2016-04-08 02:19:27 +08:00
|
|
|
MIRBuilder.setMF(MF);
|
|
|
|
}
|
|
|
|
|
2016-05-21 01:54:09 +08:00
|
|
|
void RegBankSelect::getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
if (OptMode != Mode::Fast) {
|
|
|
|
// We could preserve the information from these two analysis but
|
|
|
|
// the APIs do not allow to do so yet.
|
|
|
|
AU.addRequired<MachineBlockFrequencyInfo>();
|
|
|
|
AU.addRequired<MachineBranchProbabilityInfo>();
|
|
|
|
}
|
2016-08-27 10:38:27 +08:00
|
|
|
AU.addRequired<TargetPassConfig>();
|
2016-05-21 01:54:09 +08:00
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
2016-04-08 02:19:27 +08:00
|
|
|
bool RegBankSelect::assignmentMatch(
|
2016-05-20 08:42:57 +08:00
|
|
|
unsigned Reg, const RegisterBankInfo::ValueMapping &ValMapping,
|
|
|
|
bool &OnlyAssign) const {
|
|
|
|
// By default we assume we will have to repair something.
|
|
|
|
OnlyAssign = false;
|
2016-04-08 02:19:27 +08:00
|
|
|
// Each part of a break down needs to end up in a different register.
|
|
|
|
// In other word, Reg assignement does not match.
|
2016-09-23 08:14:30 +08:00
|
|
|
if (ValMapping.NumBreakDowns > 1)
|
2016-04-08 02:19:27 +08:00
|
|
|
return false;
|
|
|
|
|
2016-04-09 00:48:16 +08:00
|
|
|
const RegisterBank *CurRegBank = RBI->getRegBank(Reg, *MRI, *TRI);
|
|
|
|
const RegisterBank *DesiredRegBrank = ValMapping.BreakDown[0].RegBank;
|
2016-05-20 08:42:57 +08:00
|
|
|
// Reg is free of assignment, a simple assignment will make the
|
|
|
|
// register bank to match.
|
|
|
|
OnlyAssign = CurRegBank == nullptr;
|
2016-04-09 00:48:16 +08:00
|
|
|
DEBUG(dbgs() << "Does assignment already match: ";
|
|
|
|
if (CurRegBank) dbgs() << *CurRegBank; else dbgs() << "none";
|
|
|
|
dbgs() << " against ";
|
|
|
|
assert(DesiredRegBrank && "The mapping must be valid");
|
|
|
|
dbgs() << *DesiredRegBrank << '\n';);
|
|
|
|
return CurRegBank == DesiredRegBrank;
|
2016-04-08 02:19:27 +08:00
|
|
|
}
|
|
|
|
|
2016-08-27 10:38:27 +08:00
|
|
|
bool RegBankSelect::repairReg(
|
2016-05-20 08:55:51 +08:00
|
|
|
MachineOperand &MO, const RegisterBankInfo::ValueMapping &ValMapping,
|
|
|
|
RegBankSelect::RepairingPlacement &RepairPt,
|
2016-06-09 00:24:55 +08:00
|
|
|
const iterator_range<SmallVectorImpl<unsigned>::const_iterator> &NewVRegs) {
|
2016-09-23 08:14:30 +08:00
|
|
|
if (ValMapping.NumBreakDowns != 1 && !TPC->isGlobalISelAbortEnabled())
|
2016-08-27 10:38:27 +08:00
|
|
|
return false;
|
2016-09-23 08:14:30 +08:00
|
|
|
assert(ValMapping.NumBreakDowns == 1 && "Not yet implemented");
|
2016-06-09 00:30:55 +08:00
|
|
|
// An empty range of new register means no repairing.
|
|
|
|
assert(NewVRegs.begin() != NewVRegs.end() && "We should not have to repair");
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// Assume we are repairing a use and thus, the original reg will be
|
|
|
|
// the source of the repairing.
|
|
|
|
unsigned Src = MO.getReg();
|
|
|
|
unsigned Dst = *NewVRegs.begin();
|
2016-04-12 08:12:59 +08:00
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// If we repair a definition, swap the source and destination for
|
|
|
|
// the repairing.
|
|
|
|
if (MO.isDef())
|
2016-04-12 08:12:59 +08:00
|
|
|
std::swap(Src, Dst);
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
assert((RepairPt.getNumInsertPoints() == 1 ||
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(Dst)) &&
|
|
|
|
"We are about to create several defs for Dst");
|
2016-04-12 08:12:59 +08:00
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// Build the instruction used to repair, then clone it at the right places.
|
2016-07-27 00:45:30 +08:00
|
|
|
MachineInstr *MI = MIRBuilder.buildCopy(Dst, Src);
|
2016-05-20 08:55:51 +08:00
|
|
|
MI->removeFromParent();
|
|
|
|
DEBUG(dbgs() << "Copy: " << PrintReg(Src) << " to: " << PrintReg(Dst)
|
|
|
|
<< '\n');
|
|
|
|
// TODO:
|
|
|
|
// Check if MI is legal. if not, we need to legalize all the
|
|
|
|
// instructions we are going to insert.
|
|
|
|
std::unique_ptr<MachineInstr *[]> NewInstrs(
|
|
|
|
new MachineInstr *[RepairPt.getNumInsertPoints()]);
|
|
|
|
bool IsFirst = true;
|
|
|
|
unsigned Idx = 0;
|
|
|
|
for (const std::unique_ptr<InsertPoint> &InsertPt : RepairPt) {
|
|
|
|
MachineInstr *CurMI;
|
|
|
|
if (IsFirst)
|
|
|
|
CurMI = MI;
|
|
|
|
else
|
|
|
|
CurMI = MIRBuilder.getMF().CloneMachineInstr(MI);
|
|
|
|
InsertPt->insert(*CurMI);
|
|
|
|
NewInstrs[Idx++] = CurMI;
|
|
|
|
IsFirst = false;
|
|
|
|
}
|
|
|
|
// TODO:
|
|
|
|
// Legalize NewInstrs if need be.
|
2016-08-27 10:38:27 +08:00
|
|
|
return true;
|
2016-04-08 02:19:27 +08:00
|
|
|
}
|
|
|
|
|
2016-05-21 09:43:25 +08:00
|
|
|
uint64_t RegBankSelect::getRepairCost(
|
|
|
|
const MachineOperand &MO,
|
|
|
|
const RegisterBankInfo::ValueMapping &ValMapping) const {
|
|
|
|
assert(MO.isReg() && "We should only repair register operand");
|
2016-09-23 08:14:30 +08:00
|
|
|
assert(ValMapping.NumBreakDowns && "Nothing to map??");
|
2016-05-21 09:43:25 +08:00
|
|
|
|
2016-09-23 08:14:30 +08:00
|
|
|
bool IsSameNumOfValues = ValMapping.NumBreakDowns == 1;
|
2016-05-21 09:43:25 +08:00
|
|
|
const RegisterBank *CurRegBank = RBI->getRegBank(MO.getReg(), *MRI, *TRI);
|
|
|
|
// If MO does not have a register bank, we should have just been
|
|
|
|
// able to set one unless we have to break the value down.
|
|
|
|
assert((!IsSameNumOfValues || CurRegBank) && "We should not have to repair");
|
|
|
|
// Def: Val <- NewDefs
|
|
|
|
// Same number of values: copy
|
|
|
|
// Different number: Val = build_sequence Defs1, Defs2, ...
|
|
|
|
// Use: NewSources <- Val.
|
|
|
|
// Same number of values: copy.
|
|
|
|
// Different number: Src1, Src2, ... =
|
|
|
|
// extract_value Val, Src1Begin, Src1Len, Src2Begin, Src2Len, ...
|
|
|
|
// We should remember that this value is available somewhere else to
|
|
|
|
// coalesce the value.
|
|
|
|
|
|
|
|
if (IsSameNumOfValues) {
|
|
|
|
const RegisterBank *DesiredRegBrank = ValMapping.BreakDown[0].RegBank;
|
|
|
|
// If we repair a definition, swap the source and destination for
|
|
|
|
// the repairing.
|
|
|
|
if (MO.isDef())
|
|
|
|
std::swap(CurRegBank, DesiredRegBrank);
|
2016-06-09 01:39:43 +08:00
|
|
|
// TODO: It may be possible to actually avoid the copy.
|
|
|
|
// If we repair something where the source is defined by a copy
|
|
|
|
// and the source of that copy is on the right bank, we can reuse
|
|
|
|
// it for free.
|
|
|
|
// E.g.,
|
|
|
|
// RegToRepair<BankA> = copy AlternativeSrc<BankB>
|
|
|
|
// = op RegToRepair<BankA>
|
|
|
|
// We can simply propagate AlternativeSrc instead of copying RegToRepair
|
|
|
|
// into a new virtual register.
|
|
|
|
// We would also need to propagate this information in the
|
|
|
|
// repairing placement.
|
2016-06-08 09:11:03 +08:00
|
|
|
unsigned Cost =
|
|
|
|
RBI->copyCost(*DesiredRegBrank, *CurRegBank,
|
|
|
|
RegisterBankInfo::getSizeInBits(MO.getReg(), *MRI, *TRI));
|
2016-05-21 09:43:25 +08:00
|
|
|
// TODO: use a dedicated constant for ImpossibleCost.
|
|
|
|
if (Cost != UINT_MAX)
|
|
|
|
return Cost;
|
2016-08-27 10:38:27 +08:00
|
|
|
assert(!TPC->isGlobalISelAbortEnabled() &&
|
|
|
|
"Legalization not available yet");
|
2016-05-21 09:43:25 +08:00
|
|
|
// Return the legalization cost of that repairing.
|
|
|
|
}
|
2016-08-27 10:38:27 +08:00
|
|
|
assert(!TPC->isGlobalISelAbortEnabled() &&
|
|
|
|
"Complex repairing not implemented yet");
|
|
|
|
return UINT_MAX;
|
2016-05-21 09:43:25 +08:00
|
|
|
}
|
|
|
|
|
2016-05-21 02:37:33 +08:00
|
|
|
RegisterBankInfo::InstructionMapping &RegBankSelect::findBestMapping(
|
|
|
|
MachineInstr &MI, RegisterBankInfo::InstructionMappings &PossibleMappings,
|
|
|
|
SmallVectorImpl<RepairingPlacement> &RepairPts) {
|
2016-08-27 10:38:27 +08:00
|
|
|
assert(!PossibleMappings.empty() &&
|
|
|
|
"Do not know how to map this instruction");
|
2016-05-21 02:37:33 +08:00
|
|
|
|
|
|
|
RegisterBankInfo::InstructionMapping *BestMapping = nullptr;
|
|
|
|
MappingCost Cost = MappingCost::ImpossibleCost();
|
|
|
|
SmallVector<RepairingPlacement, 4> LocalRepairPts;
|
|
|
|
for (RegisterBankInfo::InstructionMapping &CurMapping : PossibleMappings) {
|
|
|
|
MappingCost CurCost = computeMapping(MI, CurMapping, LocalRepairPts, &Cost);
|
|
|
|
if (CurCost < Cost) {
|
|
|
|
Cost = CurCost;
|
|
|
|
BestMapping = &CurMapping;
|
|
|
|
RepairPts.clear();
|
|
|
|
for (RepairingPlacement &RepairPt : LocalRepairPts)
|
|
|
|
RepairPts.emplace_back(std::move(RepairPt));
|
|
|
|
}
|
|
|
|
}
|
2016-08-27 10:38:27 +08:00
|
|
|
if (!BestMapping && !TPC->isGlobalISelAbortEnabled()) {
|
|
|
|
// If none of the mapping worked that means they are all impossible.
|
|
|
|
// Thus, pick the first one and set an impossible repairing point.
|
|
|
|
// It will trigger the failed isel mode.
|
|
|
|
BestMapping = &(*PossibleMappings.begin());
|
|
|
|
RepairPts.emplace_back(
|
|
|
|
RepairingPlacement(MI, 0, *TRI, *this, RepairingPlacement::Impossible));
|
|
|
|
} else
|
|
|
|
assert(BestMapping && "No suitable mapping for instruction");
|
2016-05-21 02:37:33 +08:00
|
|
|
return *BestMapping;
|
|
|
|
}
|
|
|
|
|
2016-05-21 00:36:12 +08:00
|
|
|
void RegBankSelect::tryAvoidingSplit(
|
|
|
|
RegBankSelect::RepairingPlacement &RepairPt, const MachineOperand &MO,
|
|
|
|
const RegisterBankInfo::ValueMapping &ValMapping) const {
|
|
|
|
const MachineInstr &MI = *MO.getParent();
|
|
|
|
assert(RepairPt.hasSplit() && "We should not have to adjust for split");
|
|
|
|
// Splitting should only occur for PHIs or between terminators,
|
|
|
|
// because we only do local repairing.
|
|
|
|
assert((MI.isPHI() || MI.isTerminator()) && "Why do we split?");
|
|
|
|
|
|
|
|
assert(&MI.getOperand(RepairPt.getOpIdx()) == &MO &&
|
|
|
|
"Repairing placement does not match operand");
|
|
|
|
|
|
|
|
// If we need splitting for phis, that means it is because we
|
|
|
|
// could not find an insertion point before the terminators of
|
|
|
|
// the predecessor block for this argument. In other words,
|
|
|
|
// the input value is defined by one of the terminators.
|
|
|
|
assert((!MI.isPHI() || !MO.isDef()) && "Need split for phi def?");
|
|
|
|
|
|
|
|
// We split to repair the use of a phi or a terminator.
|
|
|
|
if (!MO.isDef()) {
|
|
|
|
if (MI.isTerminator()) {
|
|
|
|
assert(&MI != &(*MI.getParent()->getFirstTerminator()) &&
|
|
|
|
"Need to split for the first terminator?!");
|
|
|
|
} else {
|
|
|
|
// For the PHI case, the split may not be actually required.
|
|
|
|
// In the copy case, a phi is already a copy on the incoming edge,
|
|
|
|
// therefore there is no need to split.
|
2016-09-23 08:14:30 +08:00
|
|
|
if (ValMapping.NumBreakDowns == 1)
|
2016-05-21 00:36:12 +08:00
|
|
|
// This is a already a copy, there is nothing to do.
|
|
|
|
RepairPt.switchTo(RepairingPlacement::RepairingKind::Reassign);
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// At this point, we need to repair a defintion of a terminator.
|
|
|
|
|
|
|
|
// Technically we need to fix the def of MI on all outgoing
|
|
|
|
// edges of MI to keep the repairing local. In other words, we
|
|
|
|
// will create several definitions of the same register. This
|
|
|
|
// does not work for SSA unless that definition is a physical
|
|
|
|
// register.
|
|
|
|
// However, there are other cases where we can get away with
|
|
|
|
// that while still keeping the repairing local.
|
|
|
|
assert(MI.isTerminator() && MO.isDef() &&
|
|
|
|
"This code is for the def of a terminator");
|
|
|
|
|
|
|
|
// Since we use RPO traversal, if we need to repair a definition
|
|
|
|
// this means this definition could be:
|
|
|
|
// 1. Used by PHIs (i.e., this VReg has been visited as part of the
|
|
|
|
// uses of a phi.), or
|
|
|
|
// 2. Part of a target specific instruction (i.e., the target applied
|
|
|
|
// some register class constraints when creating the instruction.)
|
|
|
|
// If the constraints come for #2, the target said that another mapping
|
|
|
|
// is supported so we may just drop them. Indeed, if we do not change
|
|
|
|
// the number of registers holding that value, the uses will get fixed
|
|
|
|
// when we get to them.
|
|
|
|
// Uses in PHIs may have already been proceeded though.
|
|
|
|
// If the constraints come for #1, then, those are weak constraints and
|
|
|
|
// no actual uses may rely on them. However, the problem remains mainly
|
|
|
|
// the same as for #2. If the value stays in one register, we could
|
|
|
|
// just switch the register bank of the definition, but we would need to
|
|
|
|
// account for a repairing cost for each phi we silently change.
|
|
|
|
//
|
|
|
|
// In any case, if the value needs to be broken down into several
|
|
|
|
// registers, the repairing is not local anymore as we need to patch
|
|
|
|
// every uses to rebuild the value in just one register.
|
|
|
|
//
|
|
|
|
// To summarize:
|
|
|
|
// - If the value is in a physical register, we can do the split and
|
|
|
|
// fix locally.
|
|
|
|
// Otherwise if the value is in a virtual register:
|
|
|
|
// - If the value remains in one register, we do not have to split
|
|
|
|
// just switching the register bank would do, but we need to account
|
|
|
|
// in the repairing cost all the phi we changed.
|
|
|
|
// - If the value spans several registers, then we cannot do a local
|
|
|
|
// repairing.
|
|
|
|
|
|
|
|
// Check if this is a physical or virtual register.
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
|
|
|
|
// We are going to split every outgoing edges.
|
|
|
|
// Check that this is possible.
|
|
|
|
// FIXME: The machine representation is currently broken
|
|
|
|
// since it also several terminators in one basic block.
|
|
|
|
// Because of that we would technically need a way to get
|
|
|
|
// the targets of just one terminator to know which edges
|
|
|
|
// we have to split.
|
|
|
|
// Assert that we do not hit the ill-formed representation.
|
|
|
|
|
|
|
|
// If there are other terminators before that one, some of
|
|
|
|
// the outgoing edges may not be dominated by this definition.
|
|
|
|
assert(&MI == &(*MI.getParent()->getFirstTerminator()) &&
|
|
|
|
"Do not know which outgoing edges are relevant");
|
|
|
|
const MachineInstr *Next = MI.getNextNode();
|
|
|
|
assert((!Next || Next->isUnconditionalBranch()) &&
|
|
|
|
"Do not know where each terminator ends up");
|
|
|
|
if (Next)
|
|
|
|
// If the next terminator uses Reg, this means we have
|
|
|
|
// to split right after MI and thus we need a way to ask
|
|
|
|
// which outgoing edges are affected.
|
|
|
|
assert(!Next->readsRegister(Reg) && "Need to split between terminators");
|
|
|
|
// We will split all the edges and repair there.
|
|
|
|
} else {
|
|
|
|
// This is a virtual register defined by a terminator.
|
2016-09-23 08:14:30 +08:00
|
|
|
if (ValMapping.NumBreakDowns == 1) {
|
2016-05-21 00:36:12 +08:00
|
|
|
// There is nothing to repair, but we may actually lie on
|
|
|
|
// the repairing cost because of the PHIs already proceeded
|
|
|
|
// as already stated.
|
|
|
|
// Though the code will be correct.
|
|
|
|
assert(0 && "Repairing cost may not be accurate");
|
|
|
|
} else {
|
|
|
|
// We need to do non-local repairing. Basically, patch all
|
|
|
|
// the uses (i.e., phis) that we already proceeded.
|
|
|
|
// For now, just say this mapping is not possible.
|
|
|
|
RepairPt.switchTo(RepairingPlacement::RepairingKind::Impossible);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
RegBankSelect::MappingCost RegBankSelect::computeMapping(
|
|
|
|
MachineInstr &MI, const RegisterBankInfo::InstructionMapping &InstrMapping,
|
2016-05-21 02:00:46 +08:00
|
|
|
SmallVectorImpl<RepairingPlacement> &RepairPts,
|
|
|
|
const RegBankSelect::MappingCost *BestCost) {
|
|
|
|
assert((MBFI || !BestCost) && "Costs comparison require MBFI");
|
2016-04-08 07:53:55 +08:00
|
|
|
|
2016-12-07 02:38:38 +08:00
|
|
|
if (!InstrMapping.isValid())
|
|
|
|
return MappingCost::ImpossibleCost();
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// If mapped with InstrMapping, MI will have the recorded cost.
|
2016-05-21 01:54:09 +08:00
|
|
|
MappingCost Cost(MBFI ? MBFI->getBlockFreq(MI.getParent()) : 1);
|
2016-05-20 08:55:51 +08:00
|
|
|
bool Saturated = Cost.addLocalCost(InstrMapping.getCost());
|
|
|
|
assert(!Saturated && "Possible mapping saturated the cost");
|
|
|
|
DEBUG(dbgs() << "Evaluating mapping cost for: " << MI);
|
|
|
|
DEBUG(dbgs() << "With: " << InstrMapping << '\n');
|
|
|
|
RepairPts.clear();
|
2016-05-21 02:00:46 +08:00
|
|
|
if (BestCost && Cost > *BestCost)
|
|
|
|
return Cost;
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// Moreover, to realize this mapping, the register bank of each operand must
|
|
|
|
// match this mapping. In other words, we may need to locally reassign the
|
|
|
|
// register banks. Account for that repairing cost as well.
|
|
|
|
// In this context, local means in the surrounding of MI.
|
2016-09-30 03:51:46 +08:00
|
|
|
for (unsigned OpIdx = 0, EndOpIdx = InstrMapping.getNumOperands();
|
|
|
|
OpIdx != EndOpIdx; ++OpIdx) {
|
2016-05-20 08:55:51 +08:00
|
|
|
const MachineOperand &MO = MI.getOperand(OpIdx);
|
2016-04-08 02:19:27 +08:00
|
|
|
if (!MO.isReg())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (!Reg)
|
|
|
|
continue;
|
2016-05-20 08:55:51 +08:00
|
|
|
DEBUG(dbgs() << "Opd" << OpIdx);
|
2016-04-08 02:19:27 +08:00
|
|
|
const RegisterBankInfo::ValueMapping &ValMapping =
|
2016-05-20 08:55:51 +08:00
|
|
|
InstrMapping.getOperandMapping(OpIdx);
|
|
|
|
// If Reg is already properly mapped, this is free.
|
|
|
|
bool Assign;
|
|
|
|
if (assignmentMatch(Reg, ValMapping, Assign)) {
|
|
|
|
DEBUG(dbgs() << " is free (match).\n");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (Assign) {
|
|
|
|
DEBUG(dbgs() << " is free (simple assignment).\n");
|
|
|
|
RepairPts.emplace_back(RepairingPlacement(MI, OpIdx, *TRI, *this,
|
|
|
|
RepairingPlacement::Reassign));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Find the insertion point for the repairing code.
|
|
|
|
RepairPts.emplace_back(
|
|
|
|
RepairingPlacement(MI, OpIdx, *TRI, *this, RepairingPlacement::Insert));
|
|
|
|
RepairingPlacement &RepairPt = RepairPts.back();
|
|
|
|
|
2016-05-21 00:36:12 +08:00
|
|
|
// If we need to split a basic block to materialize this insertion point,
|
|
|
|
// we may give a higher cost to this mapping.
|
|
|
|
// Nevertheless, we may get away with the split, so try that first.
|
|
|
|
if (RepairPt.hasSplit())
|
|
|
|
tryAvoidingSplit(RepairPt, MO, ValMapping);
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// Check that the materialization of the repairing is possible.
|
|
|
|
if (!RepairPt.canMaterialize())
|
|
|
|
return MappingCost::ImpossibleCost();
|
|
|
|
|
|
|
|
// Account for the split cost and repair cost.
|
2016-05-21 02:00:46 +08:00
|
|
|
// Unless the cost is already saturated or we do not care about the cost.
|
|
|
|
if (!BestCost || Saturated)
|
2016-04-08 02:19:27 +08:00
|
|
|
continue;
|
|
|
|
|
2016-05-21 02:00:46 +08:00
|
|
|
// To get accurate information we need MBFI and MBPI.
|
|
|
|
// Thus, if we end up here this information should be here.
|
|
|
|
assert(MBFI && MBPI && "Cost computation requires MBFI and MBPI");
|
|
|
|
|
2016-06-08 23:40:32 +08:00
|
|
|
// FIXME: We will have to rework the repairing cost model.
|
|
|
|
// The repairing cost depends on the register bank that MO has.
|
|
|
|
// However, when we break down the value into different values,
|
|
|
|
// MO may not have a register bank while still needing repairing.
|
|
|
|
// For the fast mode, we don't compute the cost so that is fine,
|
|
|
|
// but still for the repairing code, we will have to make a choice.
|
|
|
|
// For the greedy mode, we should choose greedily what is the best
|
|
|
|
// choice based on the next use of MO.
|
|
|
|
|
2016-05-21 09:43:25 +08:00
|
|
|
// Sums up the repairing cost of MO at each insertion point.
|
|
|
|
uint64_t RepairCost = getRepairCost(MO, ValMapping);
|
2016-05-20 08:55:51 +08:00
|
|
|
// Bias used for splitting: 5%.
|
|
|
|
const uint64_t PercentageForBias = 5;
|
|
|
|
uint64_t Bias = (RepairCost * PercentageForBias + 99) / 100;
|
|
|
|
// We should not need more than a couple of instructions to repair
|
|
|
|
// an assignment. In other words, the computation should not
|
|
|
|
// overflow because the repairing cost is free of basic block
|
|
|
|
// frequency.
|
|
|
|
assert(((RepairCost < RepairCost * PercentageForBias) &&
|
|
|
|
(RepairCost * PercentageForBias <
|
|
|
|
RepairCost * PercentageForBias + 99)) &&
|
|
|
|
"Repairing involves more than a billion of instructions?!");
|
|
|
|
for (const std::unique_ptr<InsertPoint> &InsertPt : RepairPt) {
|
|
|
|
assert(InsertPt->canMaterialize() && "We should not have made it here");
|
|
|
|
// We will applied some basic block frequency and those uses uint64_t.
|
|
|
|
if (!InsertPt->isSplit())
|
|
|
|
Saturated = Cost.addLocalCost(RepairCost);
|
|
|
|
else {
|
|
|
|
uint64_t CostForInsertPt = RepairCost;
|
|
|
|
// Again we shouldn't overflow here givent that
|
|
|
|
// CostForInsertPt is frequency free at this point.
|
|
|
|
assert(CostForInsertPt + Bias > CostForInsertPt &&
|
|
|
|
"Repairing + split bias overflows");
|
|
|
|
CostForInsertPt += Bias;
|
|
|
|
uint64_t PtCost = InsertPt->frequency(*this) * CostForInsertPt;
|
|
|
|
// Check if we just overflowed.
|
|
|
|
if ((Saturated = PtCost < CostForInsertPt))
|
|
|
|
Cost.saturate();
|
|
|
|
else
|
|
|
|
Saturated = Cost.addNonLocalCost(PtCost);
|
2016-04-12 08:12:59 +08:00
|
|
|
}
|
2016-05-21 02:00:46 +08:00
|
|
|
|
|
|
|
// Stop looking into what it takes to repair, this is already
|
|
|
|
// too expensive.
|
|
|
|
if (BestCost && Cost > *BestCost)
|
|
|
|
return Cost;
|
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
// No need to accumulate more cost information.
|
|
|
|
// We need to still gather the repairing information though.
|
|
|
|
if (Saturated)
|
|
|
|
break;
|
2016-04-08 02:19:27 +08:00
|
|
|
}
|
2016-05-20 08:55:51 +08:00
|
|
|
}
|
|
|
|
return Cost;
|
|
|
|
}
|
|
|
|
|
2016-08-27 10:38:27 +08:00
|
|
|
bool RegBankSelect::applyMapping(
|
2016-05-20 08:55:51 +08:00
|
|
|
MachineInstr &MI, const RegisterBankInfo::InstructionMapping &InstrMapping,
|
|
|
|
SmallVectorImpl<RegBankSelect::RepairingPlacement> &RepairPts) {
|
2016-06-09 00:30:55 +08:00
|
|
|
// OpdMapper will hold all the information needed for the rewritting.
|
|
|
|
RegisterBankInfo::OperandsMapper OpdMapper(MI, InstrMapping, *MRI);
|
|
|
|
|
2016-06-09 00:45:04 +08:00
|
|
|
// First, place the repairing code.
|
2016-05-20 08:55:51 +08:00
|
|
|
for (RepairingPlacement &RepairPt : RepairPts) {
|
2016-08-27 10:38:27 +08:00
|
|
|
if (!RepairPt.canMaterialize() ||
|
|
|
|
RepairPt.getKind() == RepairingPlacement::Impossible)
|
|
|
|
return false;
|
2016-05-20 08:55:51 +08:00
|
|
|
assert(RepairPt.getKind() != RepairingPlacement::None &&
|
|
|
|
"This should not make its way in the list");
|
|
|
|
unsigned OpIdx = RepairPt.getOpIdx();
|
|
|
|
MachineOperand &MO = MI.getOperand(OpIdx);
|
|
|
|
const RegisterBankInfo::ValueMapping &ValMapping =
|
|
|
|
InstrMapping.getOperandMapping(OpIdx);
|
|
|
|
unsigned Reg = MO.getReg();
|
2016-04-12 08:12:59 +08:00
|
|
|
|
2016-05-20 08:55:51 +08:00
|
|
|
switch (RepairPt.getKind()) {
|
|
|
|
case RepairingPlacement::Reassign:
|
2016-09-23 08:14:30 +08:00
|
|
|
assert(ValMapping.NumBreakDowns == 1 &&
|
2016-05-20 08:55:51 +08:00
|
|
|
"Reassignment should only be for simple mapping");
|
|
|
|
MRI->setRegBank(Reg, *ValMapping.BreakDown[0].RegBank);
|
|
|
|
break;
|
|
|
|
case RepairingPlacement::Insert:
|
2016-06-09 00:30:55 +08:00
|
|
|
OpdMapper.createVRegs(OpIdx);
|
2016-08-27 10:38:27 +08:00
|
|
|
if (!repairReg(MO, ValMapping, RepairPt, OpdMapper.getVRegs(OpIdx)))
|
|
|
|
return false;
|
2016-05-20 08:55:51 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Other kind should not happen");
|
|
|
|
}
|
2016-04-08 02:19:27 +08:00
|
|
|
}
|
2016-05-20 08:55:51 +08:00
|
|
|
// Second, rewrite the instruction.
|
2016-06-09 05:55:30 +08:00
|
|
|
DEBUG(dbgs() << "Actual mapping of the operands: " << OpdMapper << '\n');
|
2016-06-09 00:45:04 +08:00
|
|
|
RBI->applyMapping(OpdMapper);
|
2016-08-27 10:38:27 +08:00
|
|
|
return true;
|
2016-05-20 08:55:51 +08:00
|
|
|
}
|
|
|
|
|
2016-08-27 10:38:27 +08:00
|
|
|
bool RegBankSelect::assignInstr(MachineInstr &MI) {
|
2016-05-20 08:55:51 +08:00
|
|
|
DEBUG(dbgs() << "Assign: " << MI);
|
|
|
|
// Remember the repairing placement for all the operands.
|
|
|
|
SmallVector<RepairingPlacement, 4> RepairPts;
|
|
|
|
|
2016-05-21 02:37:33 +08:00
|
|
|
RegisterBankInfo::InstructionMapping BestMapping;
|
|
|
|
if (OptMode == RegBankSelect::Mode::Fast) {
|
|
|
|
BestMapping = RBI->getInstrMapping(MI);
|
|
|
|
MappingCost DefaultCost = computeMapping(MI, BestMapping, RepairPts);
|
|
|
|
(void)DefaultCost;
|
2016-08-27 10:38:27 +08:00
|
|
|
if (DefaultCost == MappingCost::ImpossibleCost())
|
|
|
|
return false;
|
2016-05-21 02:37:33 +08:00
|
|
|
} else {
|
|
|
|
RegisterBankInfo::InstructionMappings PossibleMappings =
|
|
|
|
RBI->getInstrPossibleMappings(MI);
|
2016-08-27 10:38:27 +08:00
|
|
|
if (PossibleMappings.empty())
|
|
|
|
return false;
|
2016-05-21 02:37:33 +08:00
|
|
|
BestMapping = std::move(findBestMapping(MI, PossibleMappings, RepairPts));
|
|
|
|
}
|
2016-05-20 08:55:51 +08:00
|
|
|
// Make sure the mapping is valid for MI.
|
2016-05-21 02:37:33 +08:00
|
|
|
assert(BestMapping.verify(MI) && "Invalid instruction mapping");
|
2016-05-20 08:55:51 +08:00
|
|
|
|
2016-05-21 02:37:33 +08:00
|
|
|
DEBUG(dbgs() << "Mapping: " << BestMapping << '\n');
|
2016-05-20 08:55:51 +08:00
|
|
|
|
2016-06-09 05:55:29 +08:00
|
|
|
// After this call, MI may not be valid anymore.
|
|
|
|
// Do not use it.
|
2016-08-27 10:38:27 +08:00
|
|
|
return applyMapping(MI, BestMapping, RepairPts);
|
2016-04-08 02:19:27 +08:00
|
|
|
}
|
|
|
|
|
2016-04-06 03:06:01 +08:00
|
|
|
bool RegBankSelect::runOnMachineFunction(MachineFunction &MF) {
|
2016-08-27 08:18:24 +08:00
|
|
|
// If the ISel pipeline failed, do not bother running that pass.
|
|
|
|
if (MF.getProperties().hasProperty(
|
|
|
|
MachineFunctionProperties::Property::FailedISel))
|
|
|
|
return false;
|
|
|
|
|
2016-04-08 07:53:55 +08:00
|
|
|
DEBUG(dbgs() << "Assign register banks for: " << MF.getName() << '\n');
|
2016-05-21 01:36:54 +08:00
|
|
|
const Function *F = MF.getFunction();
|
|
|
|
Mode SaveOptMode = OptMode;
|
|
|
|
if (F->hasFnAttribute(Attribute::OptimizeNone))
|
|
|
|
OptMode = Mode::Fast;
|
2016-04-08 02:19:27 +08:00
|
|
|
init(MF);
|
2016-08-02 23:10:32 +08:00
|
|
|
|
|
|
|
#ifndef NDEBUG
|
|
|
|
// Check that our input is fully legal: we require the function to have the
|
|
|
|
// Legalized property, so it should be.
|
|
|
|
// FIXME: This should be in the MachineVerifier, but it can't use the
|
2016-10-15 06:18:18 +08:00
|
|
|
// LegalizerInfo as it's currently in the separate GlobalISel library.
|
2016-09-09 19:46:34 +08:00
|
|
|
const MachineRegisterInfo &MRI = MF.getRegInfo();
|
2016-10-15 06:18:18 +08:00
|
|
|
if (const LegalizerInfo *MLI = MF.getSubtarget().getLegalizerInfo()) {
|
2016-08-02 23:10:32 +08:00
|
|
|
for (const MachineBasicBlock &MBB : MF) {
|
|
|
|
for (const MachineInstr &MI : MBB) {
|
2016-09-09 19:46:34 +08:00
|
|
|
if (isPreISelGenericOpcode(MI.getOpcode()) && !MLI->isLegal(MI, MRI)) {
|
2016-08-27 10:38:27 +08:00
|
|
|
if (!TPC->isGlobalISelAbortEnabled()) {
|
|
|
|
MF.getProperties().set(
|
|
|
|
MachineFunctionProperties::Property::FailedISel);
|
|
|
|
return false;
|
|
|
|
}
|
2016-08-02 23:10:32 +08:00
|
|
|
std::string ErrStorage;
|
|
|
|
raw_string_ostream Err(ErrStorage);
|
|
|
|
Err << "Instruction is not legal: " << MI << '\n';
|
|
|
|
report_fatal_error(Err.str());
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-04-08 02:19:27 +08:00
|
|
|
// Walk the function and assign register banks to all operands.
|
2016-04-09 01:19:10 +08:00
|
|
|
// Use a RPOT to make sure all registers are assigned before we choose
|
|
|
|
// the best mapping of the current instruction.
|
|
|
|
ReversePostOrderTraversal<MachineFunction*> RPOT(&MF);
|
2016-05-20 08:55:51 +08:00
|
|
|
for (MachineBasicBlock *MBB : RPOT) {
|
|
|
|
// Set a sensible insertion point so that subsequent calls to
|
|
|
|
// MIRBuilder.
|
|
|
|
MIRBuilder.setMBB(*MBB);
|
2016-06-09 00:45:04 +08:00
|
|
|
for (MachineBasicBlock::iterator MII = MBB->begin(), End = MBB->end();
|
|
|
|
MII != End;) {
|
|
|
|
// MI might be invalidated by the assignment, so move the
|
|
|
|
// iterator before hand.
|
2016-08-02 19:41:16 +08:00
|
|
|
MachineInstr &MI = *MII++;
|
|
|
|
|
|
|
|
// Ignore target-specific instructions: they should use proper regclasses.
|
|
|
|
if (isTargetSpecificOpcode(MI.getOpcode()))
|
|
|
|
continue;
|
|
|
|
|
2016-08-27 10:38:27 +08:00
|
|
|
if (!assignInstr(MI)) {
|
|
|
|
if (TPC->isGlobalISelAbortEnabled())
|
|
|
|
report_fatal_error("Unable to map instruction");
|
|
|
|
MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
|
|
|
|
return false;
|
|
|
|
}
|
2016-06-09 00:45:04 +08:00
|
|
|
}
|
2016-05-20 08:55:51 +08:00
|
|
|
}
|
2016-05-21 01:36:54 +08:00
|
|
|
OptMode = SaveOptMode;
|
2016-04-06 03:06:01 +08:00
|
|
|
return false;
|
|
|
|
}
|
2016-05-20 08:35:26 +08:00
|
|
|
|
|
|
|
//------------------------------------------------------------------------------
|
2016-05-20 08:49:10 +08:00
|
|
|
// Helper Classes Implementation
|
2016-05-20 08:35:26 +08:00
|
|
|
//------------------------------------------------------------------------------
|
2016-05-20 08:49:10 +08:00
|
|
|
RegBankSelect::RepairingPlacement::RepairingPlacement(
|
|
|
|
MachineInstr &MI, unsigned OpIdx, const TargetRegisterInfo &TRI, Pass &P,
|
|
|
|
RepairingPlacement::RepairingKind Kind)
|
|
|
|
// Default is, we are going to insert code to repair OpIdx.
|
|
|
|
: Kind(Kind),
|
|
|
|
OpIdx(OpIdx),
|
|
|
|
CanMaterialize(Kind != RepairingKind::Impossible),
|
|
|
|
HasSplit(false),
|
|
|
|
P(P) {
|
|
|
|
const MachineOperand &MO = MI.getOperand(OpIdx);
|
|
|
|
assert(MO.isReg() && "Trying to repair a non-reg operand");
|
|
|
|
|
|
|
|
if (Kind != RepairingKind::Insert)
|
|
|
|
return;
|
|
|
|
|
|
|
|
// Repairings for definitions happen after MI, uses happen before.
|
|
|
|
bool Before = !MO.isDef();
|
|
|
|
|
|
|
|
// Check if we are done with MI.
|
|
|
|
if (!MI.isPHI() && !MI.isTerminator()) {
|
|
|
|
addInsertPoint(MI, Before);
|
|
|
|
// We are done with the initialization.
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Now, look for the special cases.
|
|
|
|
if (MI.isPHI()) {
|
|
|
|
// - PHI must be the first instructions:
|
|
|
|
// * Before, we have to split the related incoming edge.
|
|
|
|
// * After, move the insertion point past the last phi.
|
|
|
|
if (!Before) {
|
|
|
|
MachineBasicBlock::iterator It = MI.getParent()->getFirstNonPHI();
|
|
|
|
if (It != MI.getParent()->end())
|
|
|
|
addInsertPoint(*It, /*Before*/ true);
|
|
|
|
else
|
|
|
|
addInsertPoint(*(--It), /*Before*/ false);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
// We repair a use of a phi, we may need to split the related edge.
|
|
|
|
MachineBasicBlock &Pred = *MI.getOperand(OpIdx + 1).getMBB();
|
|
|
|
// Check if we can move the insertion point prior to the
|
|
|
|
// terminators of the predecessor.
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
MachineBasicBlock::iterator It = Pred.getLastNonDebugInstr();
|
|
|
|
for (auto Begin = Pred.begin(); It != Begin && It->isTerminator(); --It)
|
|
|
|
if (It->modifiesRegister(Reg, &TRI)) {
|
|
|
|
// We cannot hoist the repairing code in the predecessor.
|
|
|
|
// Split the edge.
|
|
|
|
addInsertPoint(Pred, *MI.getParent());
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
// At this point, we can insert in Pred.
|
|
|
|
|
|
|
|
// - If It is invalid, Pred is empty and we can insert in Pred
|
|
|
|
// wherever we want.
|
|
|
|
// - If It is valid, It is the first non-terminator, insert after It.
|
|
|
|
if (It == Pred.end())
|
|
|
|
addInsertPoint(Pred, /*Beginning*/ false);
|
|
|
|
else
|
|
|
|
addInsertPoint(*It, /*Before*/ false);
|
|
|
|
} else {
|
|
|
|
// - Terminators must be the last instructions:
|
|
|
|
// * Before, move the insert point before the first terminator.
|
|
|
|
// * After, we have to split the outcoming edges.
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (Before) {
|
|
|
|
// Check whether Reg is defined by any terminator.
|
|
|
|
MachineBasicBlock::iterator It = MI;
|
|
|
|
for (auto Begin = MI.getParent()->begin();
|
|
|
|
--It != Begin && It->isTerminator();)
|
|
|
|
if (It->modifiesRegister(Reg, &TRI)) {
|
|
|
|
// Insert the repairing code right after the definition.
|
|
|
|
addInsertPoint(*It, /*Before*/ false);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
addInsertPoint(*It, /*Before*/ true);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
// Make sure Reg is not redefined by other terminators, otherwise
|
|
|
|
// we do not know how to split.
|
|
|
|
for (MachineBasicBlock::iterator It = MI, End = MI.getParent()->end();
|
|
|
|
++It != End;)
|
|
|
|
// The machine verifier should reject this kind of code.
|
|
|
|
assert(It->modifiesRegister(Reg, &TRI) && "Do not know where to split");
|
|
|
|
// Split each outcoming edges.
|
|
|
|
MachineBasicBlock &Src = *MI.getParent();
|
|
|
|
for (auto &Succ : Src.successors())
|
|
|
|
addInsertPoint(Src, Succ);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::RepairingPlacement::addInsertPoint(MachineInstr &MI,
|
|
|
|
bool Before) {
|
|
|
|
addInsertPoint(*new InstrInsertPoint(MI, Before));
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::RepairingPlacement::addInsertPoint(MachineBasicBlock &MBB,
|
|
|
|
bool Beginning) {
|
|
|
|
addInsertPoint(*new MBBInsertPoint(MBB, Beginning));
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::RepairingPlacement::addInsertPoint(MachineBasicBlock &Src,
|
|
|
|
MachineBasicBlock &Dst) {
|
|
|
|
addInsertPoint(*new EdgeInsertPoint(Src, Dst, P));
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::RepairingPlacement::addInsertPoint(
|
|
|
|
RegBankSelect::InsertPoint &Point) {
|
|
|
|
CanMaterialize &= Point.canMaterialize();
|
|
|
|
HasSplit |= Point.isSplit();
|
|
|
|
InsertPoints.emplace_back(&Point);
|
|
|
|
}
|
|
|
|
|
|
|
|
RegBankSelect::InstrInsertPoint::InstrInsertPoint(MachineInstr &Instr,
|
|
|
|
bool Before)
|
|
|
|
: InsertPoint(), Instr(Instr), Before(Before) {
|
|
|
|
// Since we do not support splitting, we do not need to update
|
|
|
|
// liveness and such, so do not do anything with P.
|
|
|
|
assert((!Before || !Instr.isPHI()) &&
|
|
|
|
"Splitting before phis requires more points");
|
|
|
|
assert((!Before || !Instr.getNextNode() || !Instr.getNextNode()->isPHI()) &&
|
|
|
|
"Splitting between phis does not make sense");
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::InstrInsertPoint::materialize() {
|
|
|
|
if (isSplit()) {
|
|
|
|
// Slice and return the beginning of the new block.
|
|
|
|
// If we need to split between the terminators, we theoritically
|
|
|
|
// need to know where the first and second set of terminators end
|
|
|
|
// to update the successors properly.
|
|
|
|
// Now, in pratice, we should have a maximum of 2 branch
|
|
|
|
// instructions; one conditional and one unconditional. Therefore
|
|
|
|
// we know how to update the successor by looking at the target of
|
|
|
|
// the unconditional branch.
|
|
|
|
// If we end up splitting at some point, then, we should update
|
|
|
|
// the liveness information and such. I.e., we would need to
|
|
|
|
// access P here.
|
|
|
|
// The machine verifier should actually make sure such cases
|
|
|
|
// cannot happen.
|
|
|
|
llvm_unreachable("Not yet implemented");
|
|
|
|
}
|
|
|
|
// Otherwise the insertion point is just the current or next
|
|
|
|
// instruction depending on Before. I.e., there is nothing to do
|
|
|
|
// here.
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::InstrInsertPoint::isSplit() const {
|
|
|
|
// If the insertion point is after a terminator, we need to split.
|
|
|
|
if (!Before)
|
|
|
|
return Instr.isTerminator();
|
|
|
|
// If we insert before an instruction that is after a terminator,
|
|
|
|
// we are still after a terminator.
|
|
|
|
return Instr.getPrevNode() && Instr.getPrevNode()->isTerminator();
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t RegBankSelect::InstrInsertPoint::frequency(const Pass &P) const {
|
|
|
|
// Even if we need to split, because we insert between terminators,
|
|
|
|
// this split has actually the same frequency as the instruction.
|
|
|
|
const MachineBlockFrequencyInfo *MBFI =
|
|
|
|
P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
|
|
|
|
if (!MBFI)
|
|
|
|
return 1;
|
|
|
|
return MBFI->getBlockFreq(Instr.getParent()).getFrequency();
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t RegBankSelect::MBBInsertPoint::frequency(const Pass &P) const {
|
|
|
|
const MachineBlockFrequencyInfo *MBFI =
|
|
|
|
P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
|
|
|
|
if (!MBFI)
|
|
|
|
return 1;
|
|
|
|
return MBFI->getBlockFreq(&MBB).getFrequency();
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::EdgeInsertPoint::materialize() {
|
|
|
|
// If we end up repairing twice at the same place before materializing the
|
|
|
|
// insertion point, we may think we have to split an edge twice.
|
|
|
|
// We should have a factory for the insert point such that identical points
|
|
|
|
// are the same instance.
|
|
|
|
assert(Src.isSuccessor(DstOrSplit) && DstOrSplit->isPredecessor(&Src) &&
|
|
|
|
"This point has already been split");
|
|
|
|
MachineBasicBlock *NewBB = Src.SplitCriticalEdge(DstOrSplit, P);
|
|
|
|
assert(NewBB && "Invalid call to materialize");
|
|
|
|
// We reuse the destination block to hold the information of the new block.
|
|
|
|
DstOrSplit = NewBB;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t RegBankSelect::EdgeInsertPoint::frequency(const Pass &P) const {
|
|
|
|
const MachineBlockFrequencyInfo *MBFI =
|
|
|
|
P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
|
|
|
|
if (!MBFI)
|
|
|
|
return 1;
|
|
|
|
if (WasMaterialized)
|
|
|
|
return MBFI->getBlockFreq(DstOrSplit).getFrequency();
|
|
|
|
|
|
|
|
const MachineBranchProbabilityInfo *MBPI =
|
|
|
|
P.getAnalysisIfAvailable<MachineBranchProbabilityInfo>();
|
|
|
|
if (!MBPI)
|
|
|
|
return 1;
|
|
|
|
// The basic block will be on the edge.
|
|
|
|
return (MBFI->getBlockFreq(&Src) * MBPI->getEdgeProbability(&Src, DstOrSplit))
|
|
|
|
.getFrequency();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::EdgeInsertPoint::canMaterialize() const {
|
|
|
|
// If this is not a critical edge, we should not have used this insert
|
|
|
|
// point. Indeed, either the successor or the predecessor should
|
|
|
|
// have do.
|
|
|
|
assert(Src.succ_size() > 1 && DstOrSplit->pred_size() > 1 &&
|
|
|
|
"Edge is not critical");
|
|
|
|
return Src.canSplitCriticalEdge(DstOrSplit);
|
|
|
|
}
|
|
|
|
|
2016-05-20 08:35:26 +08:00
|
|
|
RegBankSelect::MappingCost::MappingCost(const BlockFrequency &LocalFreq)
|
|
|
|
: LocalCost(0), NonLocalCost(0), LocalFreq(LocalFreq.getFrequency()) {}
|
|
|
|
|
|
|
|
bool RegBankSelect::MappingCost::addLocalCost(uint64_t Cost) {
|
|
|
|
// Check if this overflows.
|
|
|
|
if (LocalCost + Cost < LocalCost) {
|
|
|
|
saturate();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
LocalCost += Cost;
|
|
|
|
return isSaturated();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::MappingCost::addNonLocalCost(uint64_t Cost) {
|
|
|
|
// Check if this overflows.
|
|
|
|
if (NonLocalCost + Cost < NonLocalCost) {
|
|
|
|
saturate();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
NonLocalCost += Cost;
|
|
|
|
return isSaturated();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::MappingCost::isSaturated() const {
|
|
|
|
return LocalCost == UINT64_MAX - 1 && NonLocalCost == UINT64_MAX &&
|
|
|
|
LocalFreq == UINT64_MAX;
|
|
|
|
}
|
|
|
|
|
|
|
|
void RegBankSelect::MappingCost::saturate() {
|
|
|
|
*this = ImpossibleCost();
|
|
|
|
--LocalCost;
|
|
|
|
}
|
|
|
|
|
|
|
|
RegBankSelect::MappingCost RegBankSelect::MappingCost::ImpossibleCost() {
|
|
|
|
return MappingCost(UINT64_MAX, UINT64_MAX, UINT64_MAX);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::MappingCost::operator<(const MappingCost &Cost) const {
|
|
|
|
// Sort out the easy cases.
|
|
|
|
if (*this == Cost)
|
|
|
|
return false;
|
|
|
|
// If one is impossible to realize the other is cheaper unless it is
|
|
|
|
// impossible as well.
|
|
|
|
if ((*this == ImpossibleCost()) || (Cost == ImpossibleCost()))
|
|
|
|
return (*this == ImpossibleCost()) < (Cost == ImpossibleCost());
|
|
|
|
// If one is saturated the other is cheaper, unless it is saturated
|
|
|
|
// as well.
|
|
|
|
if (isSaturated() || Cost.isSaturated())
|
|
|
|
return isSaturated() < Cost.isSaturated();
|
|
|
|
// At this point we know both costs hold sensible values.
|
|
|
|
|
|
|
|
// If both values have a different base frequency, there is no much
|
|
|
|
// we can do but to scale everything.
|
|
|
|
// However, if they have the same base frequency we can avoid making
|
|
|
|
// complicated computation.
|
|
|
|
uint64_t ThisLocalAdjust;
|
|
|
|
uint64_t OtherLocalAdjust;
|
|
|
|
if (LLVM_LIKELY(LocalFreq == Cost.LocalFreq)) {
|
|
|
|
|
|
|
|
// At this point, we know the local costs are comparable.
|
|
|
|
// Do the case that do not involve potential overflow first.
|
|
|
|
if (NonLocalCost == Cost.NonLocalCost)
|
|
|
|
// Since the non-local costs do not discriminate on the result,
|
|
|
|
// just compare the local costs.
|
|
|
|
return LocalCost < Cost.LocalCost;
|
|
|
|
|
|
|
|
// The base costs are comparable so we may only keep the relative
|
|
|
|
// value to increase our chances of avoiding overflows.
|
|
|
|
ThisLocalAdjust = 0;
|
|
|
|
OtherLocalAdjust = 0;
|
|
|
|
if (LocalCost < Cost.LocalCost)
|
|
|
|
OtherLocalAdjust = Cost.LocalCost - LocalCost;
|
|
|
|
else
|
|
|
|
ThisLocalAdjust = LocalCost - Cost.LocalCost;
|
|
|
|
|
|
|
|
} else {
|
|
|
|
ThisLocalAdjust = LocalCost;
|
|
|
|
OtherLocalAdjust = Cost.LocalCost;
|
|
|
|
}
|
|
|
|
|
|
|
|
// The non-local costs are comparable, just keep the relative value.
|
|
|
|
uint64_t ThisNonLocalAdjust = 0;
|
|
|
|
uint64_t OtherNonLocalAdjust = 0;
|
|
|
|
if (NonLocalCost < Cost.NonLocalCost)
|
|
|
|
OtherNonLocalAdjust = Cost.NonLocalCost - NonLocalCost;
|
|
|
|
else
|
|
|
|
ThisNonLocalAdjust = NonLocalCost - Cost.NonLocalCost;
|
|
|
|
// Scale everything to make them comparable.
|
|
|
|
uint64_t ThisScaledCost = ThisLocalAdjust * LocalFreq;
|
|
|
|
// Check for overflow on that operation.
|
|
|
|
bool ThisOverflows = ThisLocalAdjust && (ThisScaledCost < ThisLocalAdjust ||
|
|
|
|
ThisScaledCost < LocalFreq);
|
|
|
|
uint64_t OtherScaledCost = OtherLocalAdjust * Cost.LocalFreq;
|
|
|
|
// Check for overflow on the last operation.
|
|
|
|
bool OtherOverflows =
|
|
|
|
OtherLocalAdjust &&
|
|
|
|
(OtherScaledCost < OtherLocalAdjust || OtherScaledCost < Cost.LocalFreq);
|
|
|
|
// Add the non-local costs.
|
|
|
|
ThisOverflows |= ThisNonLocalAdjust &&
|
|
|
|
ThisScaledCost + ThisNonLocalAdjust < ThisNonLocalAdjust;
|
|
|
|
ThisScaledCost += ThisNonLocalAdjust;
|
|
|
|
OtherOverflows |= OtherNonLocalAdjust &&
|
|
|
|
OtherScaledCost + OtherNonLocalAdjust < OtherNonLocalAdjust;
|
|
|
|
OtherScaledCost += OtherNonLocalAdjust;
|
|
|
|
// If both overflows, we cannot compare without additional
|
|
|
|
// precision, e.g., APInt. Just give up on that case.
|
|
|
|
if (ThisOverflows && OtherOverflows)
|
|
|
|
return false;
|
|
|
|
// If one overflows but not the other, we can still compare.
|
|
|
|
if (ThisOverflows || OtherOverflows)
|
|
|
|
return ThisOverflows < OtherOverflows;
|
|
|
|
// Otherwise, just compare the values.
|
|
|
|
return ThisScaledCost < OtherScaledCost;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RegBankSelect::MappingCost::operator==(const MappingCost &Cost) const {
|
|
|
|
return LocalCost == Cost.LocalCost && NonLocalCost == Cost.NonLocalCost &&
|
|
|
|
LocalFreq == Cost.LocalFreq;
|
|
|
|
}
|