2016-04-28 11:07:16 +08:00
|
|
|
//===- DetectDeadLanes.cpp - SubRegister Lane Usage Analysis --*- C++ -*---===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
/// \file
|
|
|
|
/// Analysis that tracks defined/used subregister lanes across COPY instructions
|
|
|
|
/// and instructions that get lowered to a COPY (PHI, REG_SEQUENCE,
|
|
|
|
/// INSERT_SUBREG, EXTRACT_SUBREG).
|
|
|
|
/// The information is used to detect dead definitions and the usage of
|
|
|
|
/// (completely) undefined values and mark the operands as such.
|
|
|
|
/// This pass is necessary because the dead/undef status is not obvious anymore
|
|
|
|
/// when subregisters are involved.
|
|
|
|
///
|
|
|
|
/// Example:
|
|
|
|
/// %vreg0 = some definition
|
|
|
|
/// %vreg1 = IMPLICIT_DEF
|
|
|
|
/// %vreg2 = REG_SEQUENCE %vreg0, sub0, %vreg1, sub1
|
|
|
|
/// %vreg3 = EXTRACT_SUBREG %vreg2, sub1
|
|
|
|
/// = use %vreg3
|
|
|
|
/// The %vreg0 definition is dead and %vreg3 contains an undefined value.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include <deque>
|
|
|
|
#include <vector>
|
|
|
|
|
|
|
|
#include "llvm/ADT/BitVector.h"
|
2016-05-07 06:43:50 +08:00
|
|
|
#include "llvm/ADT/SetVector.h"
|
2016-04-28 11:07:16 +08:00
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/InitializePasses.h"
|
|
|
|
#include "llvm/Pass.h"
|
|
|
|
#include "llvm/PassRegistry.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetSubtargetInfo.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "detect-dead-lanes"
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
|
|
|
|
/// Contains a bitmask of which lanes of a given virtual register are
|
|
|
|
/// defined and which ones are actually used.
|
|
|
|
struct VRegInfo {
|
|
|
|
LaneBitmask UsedLanes;
|
|
|
|
LaneBitmask DefinedLanes;
|
|
|
|
};
|
|
|
|
|
|
|
|
class DetectDeadLanes : public MachineFunctionPass {
|
|
|
|
public:
|
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
|
|
|
|
|
|
|
static char ID;
|
|
|
|
DetectDeadLanes() : MachineFunctionPass(ID) {}
|
|
|
|
|
|
|
|
const char *getPassName() const override { return "Detect Dead Lanes"; }
|
|
|
|
|
|
|
|
private:
|
|
|
|
/// Add used lane bits on the register used by operand \p MO. This translates
|
|
|
|
/// the bitmask based on the operands subregister, and puts the register into
|
|
|
|
/// the worklist if any new bits were added.
|
|
|
|
void addUsedLanesOnOperand(const MachineOperand &MO, LaneBitmask UsedLanes);
|
|
|
|
|
|
|
|
/// Given a bitmask \p UsedLanes for the used lanes on a def output of a
|
|
|
|
/// COPY-like instruction determine the lanes used on the use operands
|
|
|
|
/// and call addUsedLanesOnOperand() for them.
|
2016-05-07 06:43:50 +08:00
|
|
|
void transferUsedLanesStep(const MachineInstr &MI, LaneBitmask UsedLanes);
|
2016-04-28 11:07:16 +08:00
|
|
|
|
|
|
|
/// Given a use regiser operand \p Use and a mask of defined lanes, check
|
2016-05-07 06:43:46 +08:00
|
|
|
/// if the operand belongs to a lowersToCopies() instruction, transfer the
|
2016-04-28 11:07:16 +08:00
|
|
|
/// mask to the def and put the instruction into the worklist.
|
|
|
|
void transferDefinedLanesStep(const MachineOperand &Use,
|
|
|
|
LaneBitmask DefinedLanes);
|
|
|
|
|
|
|
|
/// Given a mask \p DefinedLanes of lanes defined at operand \p OpNum
|
|
|
|
/// of COPY-like instruction, determine which lanes are defined at the output
|
|
|
|
/// operand \p Def.
|
|
|
|
LaneBitmask transferDefinedLanes(const MachineOperand &Def, unsigned OpNum,
|
2016-05-07 06:43:46 +08:00
|
|
|
LaneBitmask DefinedLanes) const;
|
2016-04-28 11:07:16 +08:00
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
/// Given a mask \p UsedLanes used from the output of instruction \p MI
|
|
|
|
/// determine which lanes are used from operand \p MO of this instruction.
|
|
|
|
LaneBitmask transferUsedLanes(const MachineInstr &MI, LaneBitmask UsedLanes,
|
|
|
|
const MachineOperand &MO) const;
|
|
|
|
|
|
|
|
bool runOnce(MachineFunction &MF);
|
|
|
|
|
2016-04-28 11:07:16 +08:00
|
|
|
LaneBitmask determineInitialDefinedLanes(unsigned Reg);
|
|
|
|
LaneBitmask determineInitialUsedLanes(unsigned Reg);
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
bool isUndefRegAtInput(const MachineOperand &MO,
|
|
|
|
const VRegInfo &RegInfo) const;
|
|
|
|
|
|
|
|
bool isUndefInput(const MachineOperand &MO, bool *CrossCopy) const;
|
|
|
|
|
2016-04-28 11:07:16 +08:00
|
|
|
const MachineRegisterInfo *MRI;
|
|
|
|
const TargetRegisterInfo *TRI;
|
|
|
|
|
|
|
|
void PutInWorklist(unsigned RegIdx) {
|
|
|
|
if (WorklistMembers.test(RegIdx))
|
|
|
|
return;
|
|
|
|
WorklistMembers.set(RegIdx);
|
|
|
|
Worklist.push_back(RegIdx);
|
|
|
|
}
|
|
|
|
|
|
|
|
VRegInfo *VRegInfos;
|
|
|
|
/// Worklist containing virtreg indexes.
|
|
|
|
std::deque<unsigned> Worklist;
|
|
|
|
BitVector WorklistMembers;
|
|
|
|
/// This bitvector is set for each vreg index where the vreg is defined
|
|
|
|
/// by an instruction where lowersToCopies()==true.
|
|
|
|
BitVector DefinedByCopy;
|
|
|
|
};
|
|
|
|
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
char DetectDeadLanes::ID = 0;
|
|
|
|
char &llvm::DetectDeadLanesID = DetectDeadLanes::ID;
|
|
|
|
|
|
|
|
INITIALIZE_PASS(DetectDeadLanes, "detect-dead-lanes", "Detect Dead Lanes",
|
2016-04-29 05:49:46 +08:00
|
|
|
false, false)
|
2016-04-28 11:07:16 +08:00
|
|
|
|
|
|
|
/// Returns true if \p MI will get lowered to a series of COPY instructions.
|
|
|
|
/// We call this a COPY-like instruction.
|
|
|
|
static bool lowersToCopies(const MachineInstr &MI) {
|
|
|
|
// Note: We could support instructions with MCInstrDesc::isRegSequenceLike(),
|
|
|
|
// isExtractSubRegLike(), isInsertSubregLike() in the future even though they
|
|
|
|
// are not lowered to a COPY.
|
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
case TargetOpcode::COPY:
|
|
|
|
case TargetOpcode::PHI:
|
|
|
|
case TargetOpcode::INSERT_SUBREG:
|
|
|
|
case TargetOpcode::REG_SEQUENCE:
|
|
|
|
case TargetOpcode::EXTRACT_SUBREG:
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool isCrossCopy(const MachineRegisterInfo &MRI,
|
|
|
|
const MachineInstr &MI,
|
|
|
|
const TargetRegisterClass *DstRC,
|
|
|
|
const MachineOperand &MO) {
|
|
|
|
assert(lowersToCopies(MI));
|
|
|
|
unsigned SrcReg = MO.getReg();
|
|
|
|
const TargetRegisterClass *SrcRC = MRI.getRegClass(SrcReg);
|
|
|
|
if (DstRC == SrcRC)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
unsigned SrcSubIdx = MO.getSubReg();
|
|
|
|
|
|
|
|
const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
|
|
|
|
unsigned DstSubIdx = 0;
|
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
case TargetOpcode::INSERT_SUBREG:
|
|
|
|
if (MI.getOperandNo(&MO) == 2)
|
|
|
|
DstSubIdx = MI.getOperand(3).getImm();
|
|
|
|
break;
|
|
|
|
case TargetOpcode::REG_SEQUENCE: {
|
|
|
|
unsigned OpNum = MI.getOperandNo(&MO);
|
|
|
|
DstSubIdx = MI.getOperand(OpNum+1).getImm();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case TargetOpcode::EXTRACT_SUBREG: {
|
|
|
|
unsigned SubReg = MI.getOperand(2).getImm();
|
|
|
|
SrcSubIdx = TRI.composeSubRegIndices(SubReg, SrcSubIdx);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned PreA, PreB; // Unused.
|
|
|
|
if (SrcSubIdx && DstSubIdx)
|
|
|
|
return !TRI.getCommonSuperRegClass(SrcRC, SrcSubIdx, DstRC, DstSubIdx, PreA,
|
|
|
|
PreB);
|
|
|
|
if (SrcSubIdx)
|
|
|
|
return !TRI.getMatchingSuperRegClass(SrcRC, DstRC, SrcSubIdx);
|
|
|
|
if (DstSubIdx)
|
|
|
|
return !TRI.getMatchingSuperRegClass(DstRC, SrcRC, DstSubIdx);
|
|
|
|
return !TRI.getCommonSubClass(SrcRC, DstRC);
|
|
|
|
}
|
|
|
|
|
|
|
|
void DetectDeadLanes::addUsedLanesOnOperand(const MachineOperand &MO,
|
|
|
|
LaneBitmask UsedLanes) {
|
|
|
|
if (!MO.readsReg())
|
|
|
|
return;
|
|
|
|
unsigned MOReg = MO.getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(MOReg))
|
|
|
|
return;
|
|
|
|
|
|
|
|
unsigned MOSubReg = MO.getSubReg();
|
|
|
|
if (MOSubReg != 0)
|
|
|
|
UsedLanes = TRI->composeSubRegIndexLaneMask(MOSubReg, UsedLanes);
|
|
|
|
UsedLanes &= MRI->getMaxLaneMaskForVReg(MOReg);
|
|
|
|
|
|
|
|
unsigned MORegIdx = TargetRegisterInfo::virtReg2Index(MOReg);
|
|
|
|
VRegInfo &MORegInfo = VRegInfos[MORegIdx];
|
|
|
|
LaneBitmask PrevUsedLanes = MORegInfo.UsedLanes;
|
|
|
|
// Any change at all?
|
|
|
|
if ((UsedLanes & ~PrevUsedLanes) == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
// Set UsedLanes and remember instruction for further propagation.
|
|
|
|
MORegInfo.UsedLanes = PrevUsedLanes | UsedLanes;
|
|
|
|
if (DefinedByCopy.test(MORegIdx))
|
|
|
|
PutInWorklist(MORegIdx);
|
|
|
|
}
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
void DetectDeadLanes::transferUsedLanesStep(const MachineInstr &MI,
|
2016-04-28 11:07:16 +08:00
|
|
|
LaneBitmask UsedLanes) {
|
2016-05-07 06:43:50 +08:00
|
|
|
for (const MachineOperand &MO : MI.uses()) {
|
|
|
|
if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
|
|
|
|
continue;
|
|
|
|
LaneBitmask UsedOnMO = transferUsedLanes(MI, UsedLanes, MO);
|
|
|
|
addUsedLanesOnOperand(MO, UsedOnMO);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
LaneBitmask DetectDeadLanes::transferUsedLanes(const MachineInstr &MI,
|
|
|
|
LaneBitmask UsedLanes,
|
|
|
|
const MachineOperand &MO) const {
|
|
|
|
unsigned OpNum = MI.getOperandNo(&MO);
|
|
|
|
assert(lowersToCopies(MI) && DefinedByCopy[
|
|
|
|
TargetRegisterInfo::virtReg2Index(MI.getOperand(0).getReg())]);
|
|
|
|
|
2016-04-28 11:07:16 +08:00
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
case TargetOpcode::COPY:
|
|
|
|
case TargetOpcode::PHI:
|
2016-05-07 06:43:50 +08:00
|
|
|
return UsedLanes;
|
2016-04-28 11:07:16 +08:00
|
|
|
case TargetOpcode::REG_SEQUENCE: {
|
2016-05-07 06:43:50 +08:00
|
|
|
assert(OpNum % 2 == 1);
|
|
|
|
unsigned SubIdx = MI.getOperand(OpNum + 1).getImm();
|
|
|
|
return TRI->reverseComposeSubRegIndexLaneMask(SubIdx, UsedLanes);
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
case TargetOpcode::INSERT_SUBREG: {
|
|
|
|
unsigned SubIdx = MI.getOperand(3).getImm();
|
|
|
|
LaneBitmask MO2UsedLanes =
|
|
|
|
TRI->reverseComposeSubRegIndexLaneMask(SubIdx, UsedLanes);
|
2016-05-07 06:43:50 +08:00
|
|
|
if (OpNum == 2)
|
|
|
|
return MO2UsedLanes;
|
2016-04-28 11:07:16 +08:00
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
const MachineOperand &Def = MI.getOperand(0);
|
2016-04-28 11:07:16 +08:00
|
|
|
unsigned DefReg = Def.getReg();
|
|
|
|
const TargetRegisterClass *RC = MRI->getRegClass(DefReg);
|
|
|
|
LaneBitmask MO1UsedLanes;
|
|
|
|
if (RC->CoveredBySubRegs)
|
|
|
|
MO1UsedLanes = UsedLanes & ~TRI->getSubRegIndexLaneMask(SubIdx);
|
|
|
|
else
|
|
|
|
MO1UsedLanes = RC->LaneMask;
|
2016-05-07 06:43:50 +08:00
|
|
|
|
|
|
|
assert(OpNum == 1);
|
|
|
|
return MO1UsedLanes;
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
case TargetOpcode::EXTRACT_SUBREG: {
|
2016-05-07 06:43:50 +08:00
|
|
|
assert(OpNum == 1);
|
2016-04-28 11:07:16 +08:00
|
|
|
unsigned SubIdx = MI.getOperand(2).getImm();
|
2016-05-07 06:43:50 +08:00
|
|
|
return TRI->composeSubRegIndexLaneMask(SubIdx, UsedLanes);
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
default:
|
|
|
|
llvm_unreachable("function must be called with COPY-like instruction");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void DetectDeadLanes::transferDefinedLanesStep(const MachineOperand &Use,
|
|
|
|
LaneBitmask DefinedLanes) {
|
|
|
|
if (!Use.readsReg())
|
|
|
|
return;
|
|
|
|
// Check whether the operand writes a vreg and is part of a COPY-like
|
|
|
|
// instruction.
|
|
|
|
const MachineInstr &MI = *Use.getParent();
|
|
|
|
if (MI.getDesc().getNumDefs() != 1)
|
|
|
|
return;
|
|
|
|
// FIXME: PATCHPOINT instructions announce a Def that does not always exist,
|
|
|
|
// they really need to be modeled differently!
|
|
|
|
if (MI.getOpcode() == TargetOpcode::PATCHPOINT)
|
|
|
|
return;
|
|
|
|
const MachineOperand &Def = *MI.defs().begin();
|
|
|
|
unsigned DefReg = Def.getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(DefReg))
|
|
|
|
return;
|
|
|
|
unsigned DefRegIdx = TargetRegisterInfo::virtReg2Index(DefReg);
|
|
|
|
if (!DefinedByCopy.test(DefRegIdx))
|
|
|
|
return;
|
|
|
|
|
|
|
|
unsigned OpNum = MI.getOperandNo(&Use);
|
|
|
|
DefinedLanes =
|
|
|
|
TRI->reverseComposeSubRegIndexLaneMask(Use.getSubReg(), DefinedLanes);
|
|
|
|
DefinedLanes = transferDefinedLanes(Def, OpNum, DefinedLanes);
|
|
|
|
|
|
|
|
VRegInfo &RegInfo = VRegInfos[DefRegIdx];
|
|
|
|
LaneBitmask PrevDefinedLanes = RegInfo.DefinedLanes;
|
|
|
|
// Any change at all?
|
|
|
|
if ((DefinedLanes & ~PrevDefinedLanes) == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
RegInfo.DefinedLanes = PrevDefinedLanes | DefinedLanes;
|
|
|
|
PutInWorklist(DefRegIdx);
|
|
|
|
}
|
|
|
|
|
|
|
|
LaneBitmask DetectDeadLanes::transferDefinedLanes(const MachineOperand &Def,
|
2016-05-07 06:43:46 +08:00
|
|
|
unsigned OpNum, LaneBitmask DefinedLanes) const {
|
2016-04-28 11:07:16 +08:00
|
|
|
const MachineInstr &MI = *Def.getParent();
|
|
|
|
// Translate DefinedLanes if necessary.
|
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
case TargetOpcode::REG_SEQUENCE: {
|
|
|
|
unsigned SubIdx = MI.getOperand(OpNum + 1).getImm();
|
|
|
|
DefinedLanes = TRI->composeSubRegIndexLaneMask(SubIdx, DefinedLanes);
|
|
|
|
DefinedLanes &= TRI->getSubRegIndexLaneMask(SubIdx);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case TargetOpcode::INSERT_SUBREG: {
|
|
|
|
unsigned SubIdx = MI.getOperand(3).getImm();
|
|
|
|
if (OpNum == 2) {
|
|
|
|
DefinedLanes = TRI->composeSubRegIndexLaneMask(SubIdx, DefinedLanes);
|
|
|
|
DefinedLanes &= TRI->getSubRegIndexLaneMask(SubIdx);
|
|
|
|
} else {
|
|
|
|
assert(OpNum == 1 && "INSERT_SUBREG must have two operands");
|
|
|
|
// Ignore lanes defined by operand 2.
|
|
|
|
DefinedLanes &= ~TRI->getSubRegIndexLaneMask(SubIdx);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case TargetOpcode::EXTRACT_SUBREG: {
|
|
|
|
unsigned SubIdx = MI.getOperand(2).getImm();
|
|
|
|
assert(OpNum == 1 && "EXTRACT_SUBREG must have one register operand only");
|
|
|
|
DefinedLanes = TRI->reverseComposeSubRegIndexLaneMask(SubIdx, DefinedLanes);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case TargetOpcode::COPY:
|
|
|
|
case TargetOpcode::PHI:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
llvm_unreachable("function must be called with COPY-like instruction");
|
|
|
|
}
|
|
|
|
|
2016-05-07 06:43:46 +08:00
|
|
|
assert(Def.getSubReg() == 0 &&
|
|
|
|
"Should not have subregister defs in machine SSA phase");
|
2016-04-28 11:07:16 +08:00
|
|
|
DefinedLanes &= MRI->getMaxLaneMaskForVReg(Def.getReg());
|
|
|
|
return DefinedLanes;
|
|
|
|
}
|
|
|
|
|
|
|
|
LaneBitmask DetectDeadLanes::determineInitialDefinedLanes(unsigned Reg) {
|
|
|
|
// Live-In or unused registers have no definition but are considered fully
|
|
|
|
// defined.
|
|
|
|
if (!MRI->hasOneDef(Reg))
|
|
|
|
return ~0u;
|
|
|
|
|
|
|
|
const MachineOperand &Def = *MRI->def_begin(Reg);
|
|
|
|
const MachineInstr &DefMI = *Def.getParent();
|
|
|
|
if (lowersToCopies(DefMI)) {
|
|
|
|
// Start optimisatically with no used or defined lanes for copy
|
|
|
|
// instructions. The following dataflow analysis will add more bits.
|
|
|
|
unsigned RegIdx = TargetRegisterInfo::virtReg2Index(Reg);
|
|
|
|
DefinedByCopy.set(RegIdx);
|
|
|
|
PutInWorklist(RegIdx);
|
|
|
|
|
|
|
|
if (Def.isDead())
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
// COPY/PHI can copy across unrelated register classes (example: float/int)
|
|
|
|
// with incompatible subregister structure. Do not include these in the
|
|
|
|
// dataflow analysis since we cannot transfer lanemasks in a meaningful way.
|
|
|
|
const TargetRegisterClass *DefRC = MRI->getRegClass(Reg);
|
|
|
|
|
|
|
|
// Determine initially DefinedLanes.
|
|
|
|
LaneBitmask DefinedLanes = 0;
|
|
|
|
for (const MachineOperand &MO : DefMI.uses()) {
|
|
|
|
if (!MO.isReg() || !MO.readsReg())
|
|
|
|
continue;
|
|
|
|
unsigned MOReg = MO.getReg();
|
|
|
|
if (!MOReg)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
LaneBitmask MODefinedLanes;
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
|
|
|
|
MODefinedLanes = ~0u;
|
|
|
|
} else if (isCrossCopy(*MRI, DefMI, DefRC, MO)) {
|
|
|
|
MODefinedLanes = ~0u;
|
|
|
|
} else {
|
|
|
|
assert(TargetRegisterInfo::isVirtualRegister(MOReg));
|
|
|
|
if (MRI->hasOneDef(MOReg)) {
|
|
|
|
const MachineOperand &MODef = *MRI->def_begin(MOReg);
|
|
|
|
const MachineInstr &MODefMI = *MODef.getParent();
|
|
|
|
// Bits from copy-like operations will be added later.
|
|
|
|
if (lowersToCopies(MODefMI) || MODefMI.isImplicitDef())
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
unsigned MOSubReg = MO.getSubReg();
|
|
|
|
MODefinedLanes = MRI->getMaxLaneMaskForVReg(MOReg);
|
|
|
|
MODefinedLanes = TRI->reverseComposeSubRegIndexLaneMask(
|
|
|
|
MOSubReg, MODefinedLanes);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned OpNum = DefMI.getOperandNo(&MO);
|
|
|
|
DefinedLanes |= transferDefinedLanes(Def, OpNum, MODefinedLanes);
|
|
|
|
}
|
|
|
|
return DefinedLanes;
|
|
|
|
}
|
|
|
|
if (DefMI.isImplicitDef() || Def.isDead())
|
|
|
|
return 0;
|
|
|
|
|
2016-05-07 06:43:46 +08:00
|
|
|
assert(Def.getSubReg() == 0 &&
|
|
|
|
"Should not have subregister defs in machine SSA phase");
|
|
|
|
return MRI->getMaxLaneMaskForVReg(Reg);
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
LaneBitmask DetectDeadLanes::determineInitialUsedLanes(unsigned Reg) {
|
|
|
|
LaneBitmask UsedLanes = 0;
|
|
|
|
for (const MachineOperand &MO : MRI->use_nodbg_operands(Reg)) {
|
|
|
|
if (!MO.readsReg())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
const MachineInstr &UseMI = *MO.getParent();
|
|
|
|
if (UseMI.isKill())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
unsigned SubReg = MO.getSubReg();
|
|
|
|
if (lowersToCopies(UseMI)) {
|
|
|
|
assert(UseMI.getDesc().getNumDefs() == 1);
|
|
|
|
const MachineOperand &Def = *UseMI.defs().begin();
|
|
|
|
unsigned DefReg = Def.getReg();
|
|
|
|
// The used lanes of COPY-like instruction operands are determined by the
|
|
|
|
// following dataflow analysis.
|
|
|
|
if (TargetRegisterInfo::isVirtualRegister(DefReg)) {
|
|
|
|
// But ignore copies across incompatible register classes.
|
|
|
|
bool CrossCopy = false;
|
|
|
|
if (lowersToCopies(UseMI)) {
|
|
|
|
const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg);
|
|
|
|
CrossCopy = isCrossCopy(*MRI, UseMI, DstRC, MO);
|
2016-05-07 06:43:50 +08:00
|
|
|
if (CrossCopy)
|
|
|
|
DEBUG(dbgs() << "Copy accross incompatible classes: " << UseMI);
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!CrossCopy)
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Shortcut: All lanes are used.
|
|
|
|
if (SubReg == 0)
|
|
|
|
return MRI->getMaxLaneMaskForVReg(Reg);
|
|
|
|
|
|
|
|
UsedLanes |= TRI->getSubRegIndexLaneMask(SubReg);
|
|
|
|
}
|
|
|
|
return UsedLanes;
|
|
|
|
}
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
bool DetectDeadLanes::isUndefRegAtInput(const MachineOperand &MO,
|
|
|
|
const VRegInfo &RegInfo) const {
|
|
|
|
unsigned SubReg = MO.getSubReg();
|
|
|
|
LaneBitmask Mask = TRI->getSubRegIndexLaneMask(SubReg);
|
|
|
|
return (RegInfo.DefinedLanes & RegInfo.UsedLanes & Mask) == 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool DetectDeadLanes::isUndefInput(const MachineOperand &MO,
|
|
|
|
bool *CrossCopy) const {
|
|
|
|
if (!MO.isUse())
|
|
|
|
return false;
|
|
|
|
const MachineInstr &MI = *MO.getParent();
|
|
|
|
if (!lowersToCopies(MI))
|
|
|
|
return false;
|
|
|
|
const MachineOperand &Def = MI.getOperand(0);
|
|
|
|
unsigned DefReg = Def.getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(DefReg))
|
|
|
|
return false;
|
|
|
|
unsigned DefRegIdx = TargetRegisterInfo::virtReg2Index(DefReg);
|
|
|
|
if (!DefinedByCopy.test(DefRegIdx))
|
2016-04-28 11:07:16 +08:00
|
|
|
return false;
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
const VRegInfo &DefRegInfo = VRegInfos[DefRegIdx];
|
|
|
|
LaneBitmask UsedLanes = transferUsedLanes(MI, DefRegInfo.UsedLanes, MO);
|
|
|
|
if (UsedLanes != 0)
|
|
|
|
return false;
|
2016-04-28 11:07:16 +08:00
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
unsigned MOReg = MO.getReg();
|
|
|
|
if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
|
|
|
|
const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg);
|
|
|
|
*CrossCopy = isCrossCopy(*MRI, MI, DstRC, MO);
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
2016-04-28 11:07:16 +08:00
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
bool DetectDeadLanes::runOnce(MachineFunction &MF) {
|
2016-04-28 11:07:16 +08:00
|
|
|
// First pass: Populate defs/uses of vregs with initial values
|
2016-05-07 06:43:50 +08:00
|
|
|
unsigned NumVirtRegs = MRI->getNumVirtRegs();
|
2016-04-28 11:07:16 +08:00
|
|
|
for (unsigned RegIdx = 0; RegIdx < NumVirtRegs; ++RegIdx) {
|
|
|
|
unsigned Reg = TargetRegisterInfo::index2VirtReg(RegIdx);
|
|
|
|
|
|
|
|
// Determine used/defined lanes and add copy instructions to worklist.
|
|
|
|
VRegInfo &Info = VRegInfos[RegIdx];
|
|
|
|
Info.DefinedLanes = determineInitialDefinedLanes(Reg);
|
|
|
|
Info.UsedLanes = determineInitialUsedLanes(Reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Iterate as long as defined lanes/used lanes keep changing.
|
|
|
|
while (!Worklist.empty()) {
|
|
|
|
unsigned RegIdx = Worklist.front();
|
|
|
|
Worklist.pop_front();
|
|
|
|
WorklistMembers.reset(RegIdx);
|
|
|
|
VRegInfo &Info = VRegInfos[RegIdx];
|
|
|
|
unsigned Reg = TargetRegisterInfo::index2VirtReg(RegIdx);
|
|
|
|
|
|
|
|
// Transfer UsedLanes to operands of DefMI (backwards dataflow).
|
|
|
|
MachineOperand &Def = *MRI->def_begin(Reg);
|
2016-05-07 06:43:50 +08:00
|
|
|
const MachineInstr &MI = *Def.getParent();
|
|
|
|
transferUsedLanesStep(MI, Info.UsedLanes);
|
2016-04-28 11:07:16 +08:00
|
|
|
// Transfer DefinedLanes to users of Reg (forward dataflow).
|
|
|
|
for (const MachineOperand &MO : MRI->use_nodbg_operands(Reg))
|
|
|
|
transferDefinedLanesStep(MO, Info.DefinedLanes);
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG(
|
|
|
|
dbgs() << "Defined/Used lanes:\n";
|
|
|
|
for (unsigned RegIdx = 0; RegIdx < NumVirtRegs; ++RegIdx) {
|
|
|
|
unsigned Reg = TargetRegisterInfo::index2VirtReg(RegIdx);
|
|
|
|
const VRegInfo &Info = VRegInfos[RegIdx];
|
|
|
|
dbgs() << PrintReg(Reg, nullptr)
|
|
|
|
<< " Used: " << PrintLaneMask(Info.UsedLanes)
|
|
|
|
<< " Def: " << PrintLaneMask(Info.DefinedLanes) << '\n';
|
|
|
|
}
|
|
|
|
dbgs() << "\n";
|
|
|
|
);
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
bool Again = false;
|
2016-04-28 11:07:16 +08:00
|
|
|
// Mark operands as dead/unused.
|
|
|
|
for (MachineBasicBlock &MBB : MF) {
|
|
|
|
for (MachineInstr &MI : MBB) {
|
|
|
|
for (MachineOperand &MO : MI.operands()) {
|
|
|
|
if (!MO.isReg())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(Reg))
|
|
|
|
continue;
|
|
|
|
unsigned RegIdx = TargetRegisterInfo::virtReg2Index(Reg);
|
|
|
|
const VRegInfo &RegInfo = VRegInfos[RegIdx];
|
2016-05-07 06:43:50 +08:00
|
|
|
if (MO.isDef() && !MO.isDead() && RegInfo.UsedLanes == 0) {
|
2016-04-28 11:07:16 +08:00
|
|
|
DEBUG(dbgs() << "Marking operand '" << MO << "' as dead in " << MI);
|
|
|
|
MO.setIsDead();
|
|
|
|
}
|
2016-05-07 06:43:50 +08:00
|
|
|
if (MO.readsReg()) {
|
|
|
|
bool CrossCopy = false;
|
|
|
|
if (isUndefRegAtInput(MO, RegInfo)) {
|
|
|
|
DEBUG(dbgs() << "Marking operand '" << MO << "' as undef in "
|
|
|
|
<< MI);
|
|
|
|
MO.setIsUndef();
|
|
|
|
} else if (isUndefInput(MO, &CrossCopy)) {
|
|
|
|
DEBUG(dbgs() << "Marking operand '" << MO << "' as undef in "
|
|
|
|
<< MI);
|
|
|
|
MO.setIsUndef();
|
|
|
|
if (CrossCopy)
|
|
|
|
Again = true;
|
|
|
|
}
|
2016-04-28 11:07:16 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-05-07 06:43:50 +08:00
|
|
|
return Again;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool DetectDeadLanes::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
// Don't bother if we won't track subregister liveness later. This pass is
|
|
|
|
// required for correctness if subregister liveness is enabled because the
|
|
|
|
// register coalescer cannot deal with hidden dead defs. However without
|
|
|
|
// subregister liveness enabled, the expected benefits of this pass are small
|
|
|
|
// so we safe the compile time.
|
|
|
|
if (!MF.getSubtarget().enableSubRegLiveness()) {
|
|
|
|
DEBUG(dbgs() << "Skipping Detect dead lanes pass\n");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
MRI = &MF.getRegInfo();
|
|
|
|
TRI = MRI->getTargetRegisterInfo();
|
|
|
|
|
|
|
|
unsigned NumVirtRegs = MRI->getNumVirtRegs();
|
|
|
|
VRegInfos = new VRegInfo[NumVirtRegs];
|
|
|
|
WorklistMembers.resize(NumVirtRegs);
|
|
|
|
DefinedByCopy.resize(NumVirtRegs);
|
|
|
|
|
|
|
|
bool Again;
|
|
|
|
do {
|
|
|
|
Again = runOnce(MF);
|
|
|
|
} while(Again);
|
|
|
|
|
2016-04-28 11:07:16 +08:00
|
|
|
DefinedByCopy.clear();
|
|
|
|
WorklistMembers.clear();
|
|
|
|
delete[] VRegInfos;
|
|
|
|
return true;
|
|
|
|
}
|