2006-05-15 06:18:28 +08:00
|
|
|
//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
2006-05-15 06:18:28 +08:00
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "ARMTargetMachine.h"
|
2007-01-19 15:51:42 +08:00
|
|
|
#include "ARMTargetAsmInfo.h"
|
2006-08-16 22:43:33 +08:00
|
|
|
#include "ARMFrameInfo.h"
|
2006-05-15 06:18:28 +08:00
|
|
|
#include "ARM.h"
|
|
|
|
#include "llvm/PassManager.h"
|
2007-05-16 10:01:49 +08:00
|
|
|
#include "llvm/CodeGen/Passes.h"
|
2007-01-19 15:51:42 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2009-07-15 04:18:05 +08:00
|
|
|
#include "llvm/Support/FormattedStream.h"
|
2007-01-19 15:51:42 +08:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2009-07-25 14:49:55 +08:00
|
|
|
#include "llvm/Target/TargetRegistry.h"
|
2006-05-15 06:18:28 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2007-01-19 15:51:42 +08:00
|
|
|
static cl::opt<bool> DisableLdStOpti("disable-arm-loadstore-opti", cl::Hidden,
|
|
|
|
cl::desc("Disable load store optimization pass"));
|
2007-09-20 08:48:22 +08:00
|
|
|
static cl::opt<bool> DisableIfConversion("disable-arm-if-conversion",cl::Hidden,
|
|
|
|
cl::desc("Disable if-conversion pass"));
|
2009-08-11 15:32:58 +08:00
|
|
|
|
2009-08-11 23:33:49 +08:00
|
|
|
extern "C" void LLVMInitializeARMTarget() {
|
2009-07-25 14:49:55 +08:00
|
|
|
// Register the target.
|
|
|
|
RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
|
|
|
|
RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
|
|
|
|
}
|
2009-06-17 04:12:29 +08:00
|
|
|
|
2007-02-23 11:14:31 +08:00
|
|
|
/// TargetMachine ctor - Create an ARM architecture model.
|
|
|
|
///
|
2009-07-16 04:24:03 +08:00
|
|
|
ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
|
2009-08-03 07:37:13 +08:00
|
|
|
const std::string &TT,
|
2009-06-27 05:28:53 +08:00
|
|
|
const std::string &FS,
|
|
|
|
bool isThumb)
|
2009-07-16 04:24:03 +08:00
|
|
|
: LLVMTargetMachine(T),
|
2009-08-03 07:37:13 +08:00
|
|
|
Subtarget(TT, FS, isThumb),
|
2007-03-13 09:20:42 +08:00
|
|
|
FrameInfo(Subtarget),
|
2008-11-08 15:38:22 +08:00
|
|
|
JITInfo(),
|
2009-06-19 09:51:50 +08:00
|
|
|
InstrItins(Subtarget.getInstrItineraryData()) {
|
2008-10-31 00:10:54 +08:00
|
|
|
DefRelocModel = getRelocationModel();
|
|
|
|
}
|
2006-05-15 06:18:28 +08:00
|
|
|
|
2009-08-03 07:37:13 +08:00
|
|
|
ARMTargetMachine::ARMTargetMachine(const Target &T, const std::string &TT,
|
2009-07-16 04:24:03 +08:00
|
|
|
const std::string &FS)
|
2009-08-03 07:37:13 +08:00
|
|
|
: ARMBaseTargetMachine(T, TT, FS, false), InstrInfo(Subtarget),
|
2009-06-27 05:28:53 +08:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:32-i64:32:32") :
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64")),
|
|
|
|
TLInfo(*this) {
|
|
|
|
}
|
|
|
|
|
2009-08-03 07:37:13 +08:00
|
|
|
ThumbTargetMachine::ThumbTargetMachine(const Target &T, const std::string &TT,
|
2009-07-16 04:24:03 +08:00
|
|
|
const std::string &FS)
|
2009-08-03 07:37:13 +08:00
|
|
|
: ARMBaseTargetMachine(T, TT, FS, true),
|
2009-06-27 05:28:53 +08:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:32-i64:32:32-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-a:0:32") :
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-a:0:32")),
|
|
|
|
TLInfo(*this) {
|
2009-07-03 06:18:33 +08:00
|
|
|
// Create the approriate type of Thumb InstrInfo
|
|
|
|
if (Subtarget.hasThumb2())
|
|
|
|
InstrInfo = new Thumb2InstrInfo(Subtarget);
|
|
|
|
else
|
|
|
|
InstrInfo = new Thumb1InstrInfo(Subtarget);
|
2009-06-27 05:28:53 +08:00
|
|
|
}
|
|
|
|
|
2006-05-15 06:18:28 +08:00
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
const TargetAsmInfo *ARMBaseTargetMachine::createTargetAsmInfo() const {
|
2008-08-07 17:54:23 +08:00
|
|
|
switch (Subtarget.TargetType) {
|
2009-07-28 03:00:33 +08:00
|
|
|
default: llvm_unreachable("Unknown ARM subtarget kind");
|
|
|
|
case ARMSubtarget::isDarwin:
|
2009-08-02 13:23:52 +08:00
|
|
|
return new ARMDarwinTargetAsmInfo();
|
2009-07-28 03:00:33 +08:00
|
|
|
case ARMSubtarget::isELF:
|
2009-08-02 13:23:52 +08:00
|
|
|
return new ARMELFTargetAsmInfo();
|
2008-08-07 17:54:23 +08:00
|
|
|
}
|
2007-01-19 15:51:42 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2006-09-04 12:14:57 +08:00
|
|
|
// Pass Pipeline Configuration
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2006-05-15 06:18:28 +08:00
|
|
|
PM.add(createARMISelDag(*this));
|
2006-09-04 12:14:57 +08:00
|
|
|
return false;
|
|
|
|
}
|
2006-09-19 23:49:25 +08:00
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2009-08-06 07:12:45 +08:00
|
|
|
if (Subtarget.hasNEON())
|
|
|
|
PM.add(createNEONPreAllocPass());
|
|
|
|
|
2009-06-13 17:12:55 +08:00
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb mode.
|
|
|
|
if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
|
|
|
|
PM.add(createARMLoadStoreOptimizationPass(true));
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2009-08-05 05:12:13 +08:00
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb1 mode.
|
|
|
|
if (OptLevel != CodeGenOpt::None && !DisableLdStOpti &&
|
|
|
|
!Subtarget.isThumb1Only())
|
2007-01-19 15:51:42 +08:00
|
|
|
PM.add(createARMLoadStoreOptimizationPass());
|
2008-08-07 17:54:23 +08:00
|
|
|
|
2009-04-30 07:29:43 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None &&
|
|
|
|
!DisableIfConversion && !Subtarget.isThumb())
|
2007-05-17 04:52:46 +08:00
|
|
|
PM.add(createIfConverterPass());
|
|
|
|
|
2009-08-08 11:21:23 +08:00
|
|
|
if (Subtarget.isThumb2()) {
|
2009-07-10 09:54:42 +08:00
|
|
|
PM.add(createThumb2ITBlockPass());
|
2009-08-11 07:56:04 +08:00
|
|
|
PM.add(createThumb2SizeReductionPass());
|
2009-08-08 11:21:23 +08:00
|
|
|
}
|
2009-07-10 09:54:42 +08:00
|
|
|
|
2007-01-19 15:51:42 +08:00
|
|
|
PM.add(createARMConstantIslandPass());
|
2006-09-19 23:49:25 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
MachineCodeEmitter &MCE) {
|
2007-07-06 05:15:40 +08:00
|
|
|
// FIXME: Move this to TargetJITInfo!
|
2008-10-31 00:10:54 +08:00
|
|
|
if (DefRelocModel == Reloc::Default)
|
|
|
|
setRelocationModel(Reloc::Static);
|
2007-07-06 05:15:40 +08:00
|
|
|
|
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMCodeEmitterPass(*this, MCE));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
JITCodeEmitter &JCE) {
|
2009-05-31 04:51:52 +08:00
|
|
|
// FIXME: Move this to TargetJITInfo!
|
|
|
|
if (DefRelocModel == Reloc::Default)
|
|
|
|
setRelocationModel(Reloc::Static);
|
|
|
|
|
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMJITCodeEmitterPass(*this, JCE));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-07-06 13:09:34 +08:00
|
|
|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
ObjectCodeEmitter &OCE) {
|
|
|
|
// FIXME: Move this to TargetJITInfo!
|
|
|
|
if (DefRelocModel == Reloc::Default)
|
|
|
|
setRelocationModel(Reloc::Static);
|
|
|
|
|
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMObjectCodeEmitterPass(*this, OCE));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
MachineCodeEmitter &MCE) {
|
2007-07-06 05:15:40 +08:00
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMCodeEmitterPass(*this, MCE));
|
|
|
|
return false;
|
|
|
|
}
|
2009-05-31 04:51:52 +08:00
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
JITCodeEmitter &JCE) {
|
2009-05-31 04:51:52 +08:00
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMJITCodeEmitterPass(*this, JCE));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-07-06 13:09:34 +08:00
|
|
|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
ObjectCodeEmitter &OCE) {
|
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMObjectCodeEmitterPass(*this, OCE));
|
|
|
|
return false;
|
|
|
|
}
|
2009-05-31 04:51:52 +08:00
|
|
|
|