2010-04-05 03:09:29 +08:00
|
|
|
//===-- AsmPrinterDwarf.cpp - AsmPrinter Dwarf Support --------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the Dwarf emissions parts of AsmPrinter.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2014-03-08 06:40:37 +08:00
|
|
|
#include "ByteStreamer.h"
|
2015-01-13 06:19:22 +08:00
|
|
|
#include "DwarfExpression.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/ADT/Twine.h"
|
2015-01-14 19:23:27 +08:00
|
|
|
#include "llvm/CodeGen/AsmPrinter.h"
|
2015-02-20 07:29:42 +08:00
|
|
|
#include "llvm/CodeGen/MachineModuleInfo.h"
|
2013-01-02 19:36:10 +08:00
|
|
|
#include "llvm/IR/DataLayout.h"
|
2010-04-05 03:09:29 +08:00
|
|
|
#include "llvm/MC/MCAsmInfo.h"
|
2015-02-20 07:29:42 +08:00
|
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
2010-04-05 07:25:33 +08:00
|
|
|
#include "llvm/MC/MCSection.h"
|
2010-04-05 03:09:29 +08:00
|
|
|
#include "llvm/MC/MCStreamer.h"
|
2010-04-05 07:25:33 +08:00
|
|
|
#include "llvm/MC/MCSymbol.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/MC/MachineLocation.h"
|
|
|
|
#include "llvm/Support/Dwarf.h"
|
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2010-04-05 04:20:50 +08:00
|
|
|
#include "llvm/Target/TargetLoweringObjectFile.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2010-04-05 03:09:29 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 10:02:50 +08:00
|
|
|
#define DEBUG_TYPE "asm-printer"
|
|
|
|
|
2015-01-13 07:03:23 +08:00
|
|
|
void DebugLocDwarfExpression::EmitOp(uint8_t Op, const char *Comment) {
|
|
|
|
BS.EmitInt8(
|
|
|
|
Op, Comment ? Twine(Comment) + " " + dwarf::OperationEncodingString(Op)
|
|
|
|
: dwarf::OperationEncodingString(Op));
|
2015-01-13 06:19:22 +08:00
|
|
|
}
|
2015-01-13 08:04:06 +08:00
|
|
|
|
2015-01-13 06:19:22 +08:00
|
|
|
void DebugLocDwarfExpression::EmitSigned(int Value) {
|
|
|
|
BS.EmitSLEB128(Value, Twine(Value));
|
|
|
|
}
|
2015-01-13 08:04:06 +08:00
|
|
|
|
2015-01-13 06:19:22 +08:00
|
|
|
void DebugLocDwarfExpression::EmitUnsigned(unsigned Value) {
|
|
|
|
BS.EmitULEB128(Value, Twine(Value));
|
|
|
|
}
|
|
|
|
|
2015-01-14 07:10:43 +08:00
|
|
|
bool DebugLocDwarfExpression::isFrameRegister(unsigned MachineReg) {
|
|
|
|
// This information is not available while emitting .debug_loc entries.
|
|
|
|
return false;
|
2015-01-13 08:04:06 +08:00
|
|
|
}
|
|
|
|
|
2010-04-05 07:41:46 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Dwarf Emission Helper Routines
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-04-05 03:09:29 +08:00
|
|
|
/// EmitSLEB128 - emit the specified signed leb128 value.
|
2013-06-24 02:31:11 +08:00
|
|
|
void AsmPrinter::EmitSLEB128(int64_t Value, const char *Desc) const {
|
2010-04-05 03:09:29 +08:00
|
|
|
if (isVerbose() && Desc)
|
|
|
|
OutStreamer.AddComment(Desc);
|
|
|
|
|
2011-11-05 19:52:44 +08:00
|
|
|
OutStreamer.EmitSLEB128IntValue(Value);
|
2010-04-05 03:09:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// EmitULEB128 - emit the specified signed leb128 value.
|
2013-06-24 02:31:11 +08:00
|
|
|
void AsmPrinter::EmitULEB128(uint64_t Value, const char *Desc,
|
2010-04-05 03:09:29 +08:00
|
|
|
unsigned PadTo) const {
|
|
|
|
if (isVerbose() && Desc)
|
|
|
|
OutStreamer.AddComment(Desc);
|
2010-11-05 02:17:08 +08:00
|
|
|
|
2013-01-09 11:52:05 +08:00
|
|
|
OutStreamer.EmitULEB128IntValue(Value, PadTo);
|
2010-04-05 03:09:29 +08:00
|
|
|
}
|
|
|
|
|
2010-04-05 04:01:25 +08:00
|
|
|
/// EmitCFAByte - Emit a .byte 42 directive for a DW_CFA_xxx value.
|
|
|
|
void AsmPrinter::EmitCFAByte(unsigned Val) const {
|
|
|
|
if (isVerbose()) {
|
2013-12-05 06:26:43 +08:00
|
|
|
if (Val >= dwarf::DW_CFA_offset && Val < dwarf::DW_CFA_offset + 64)
|
2012-11-21 04:34:47 +08:00
|
|
|
OutStreamer.AddComment("DW_CFA_offset + Reg (" +
|
2013-12-05 06:26:43 +08:00
|
|
|
Twine(Val - dwarf::DW_CFA_offset) + ")");
|
2010-04-05 04:01:25 +08:00
|
|
|
else
|
|
|
|
OutStreamer.AddComment(dwarf::CallFrameString(Val));
|
|
|
|
}
|
2013-01-09 09:35:34 +08:00
|
|
|
OutStreamer.EmitIntValue(Val, 1);
|
2010-04-05 04:01:25 +08:00
|
|
|
}
|
|
|
|
|
2010-04-05 04:04:21 +08:00
|
|
|
static const char *DecodeDWARFEncoding(unsigned Encoding) {
|
|
|
|
switch (Encoding) {
|
2013-12-05 06:26:43 +08:00
|
|
|
case dwarf::DW_EH_PE_absptr:
|
|
|
|
return "absptr";
|
|
|
|
case dwarf::DW_EH_PE_omit:
|
|
|
|
return "omit";
|
|
|
|
case dwarf::DW_EH_PE_pcrel:
|
|
|
|
return "pcrel";
|
|
|
|
case dwarf::DW_EH_PE_udata4:
|
|
|
|
return "udata4";
|
|
|
|
case dwarf::DW_EH_PE_udata8:
|
|
|
|
return "udata8";
|
|
|
|
case dwarf::DW_EH_PE_sdata4:
|
|
|
|
return "sdata4";
|
|
|
|
case dwarf::DW_EH_PE_sdata8:
|
|
|
|
return "sdata8";
|
|
|
|
case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata4:
|
|
|
|
return "pcrel udata4";
|
|
|
|
case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata4:
|
|
|
|
return "pcrel sdata4";
|
|
|
|
case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata8:
|
|
|
|
return "pcrel udata8";
|
|
|
|
case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata8:
|
|
|
|
return "pcrel sdata8";
|
|
|
|
case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata4
|
|
|
|
:
|
2010-04-05 04:04:21 +08:00
|
|
|
return "indirect pcrel udata4";
|
2013-12-05 06:26:43 +08:00
|
|
|
case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata4
|
|
|
|
:
|
2010-04-05 04:04:21 +08:00
|
|
|
return "indirect pcrel sdata4";
|
2013-12-05 06:26:43 +08:00
|
|
|
case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata8
|
|
|
|
:
|
2010-04-05 04:04:21 +08:00
|
|
|
return "indirect pcrel udata8";
|
2013-12-05 06:26:43 +08:00
|
|
|
case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata8
|
|
|
|
:
|
2010-04-05 04:04:21 +08:00
|
|
|
return "indirect pcrel sdata8";
|
|
|
|
}
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2010-04-05 04:04:21 +08:00
|
|
|
return "<unknown encoding>";
|
|
|
|
}
|
|
|
|
|
|
|
|
/// EmitEncodingByte - Emit a .byte 42 directive that corresponds to an
|
|
|
|
/// encoding. If verbose assembly output is enabled, we output comments
|
|
|
|
/// describing the encoding. Desc is an optional string saying what the
|
|
|
|
/// encoding is specifying (e.g. "LSDA").
|
2010-04-05 07:41:46 +08:00
|
|
|
void AsmPrinter::EmitEncodingByte(unsigned Val, const char *Desc) const {
|
2010-04-05 04:04:21 +08:00
|
|
|
if (isVerbose()) {
|
2013-12-05 06:29:02 +08:00
|
|
|
if (Desc)
|
2013-12-05 06:26:43 +08:00
|
|
|
OutStreamer.AddComment(Twine(Desc) + " Encoding = " +
|
2010-04-05 04:04:21 +08:00
|
|
|
Twine(DecodeDWARFEncoding(Val)));
|
|
|
|
else
|
2013-12-05 06:26:43 +08:00
|
|
|
OutStreamer.AddComment(Twine("Encoding = ") + DecodeDWARFEncoding(Val));
|
2010-04-05 04:04:21 +08:00
|
|
|
}
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2013-01-09 09:35:34 +08:00
|
|
|
OutStreamer.EmitIntValue(Val, 1);
|
2010-04-05 04:04:21 +08:00
|
|
|
}
|
|
|
|
|
2010-04-05 04:20:50 +08:00
|
|
|
/// GetSizeOfEncodedValue - Return the size of the encoding in bytes.
|
|
|
|
unsigned AsmPrinter::GetSizeOfEncodedValue(unsigned Encoding) const {
|
|
|
|
if (Encoding == dwarf::DW_EH_PE_omit)
|
|
|
|
return 0;
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2010-04-05 04:20:50 +08:00
|
|
|
switch (Encoding & 0x07) {
|
2013-12-05 06:26:43 +08:00
|
|
|
default:
|
|
|
|
llvm_unreachable("Invalid encoded value.");
|
|
|
|
case dwarf::DW_EH_PE_absptr:
|
2015-01-27 03:03:15 +08:00
|
|
|
return TM.getDataLayout()->getPointerSize();
|
2013-12-05 06:26:43 +08:00
|
|
|
case dwarf::DW_EH_PE_udata2:
|
|
|
|
return 2;
|
|
|
|
case dwarf::DW_EH_PE_udata4:
|
|
|
|
return 4;
|
|
|
|
case dwarf::DW_EH_PE_udata8:
|
|
|
|
return 8;
|
2010-04-05 04:20:50 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-21 04:34:47 +08:00
|
|
|
void AsmPrinter::EmitTTypeReference(const GlobalValue *GV,
|
|
|
|
unsigned Encoding) const {
|
2012-11-20 05:17:20 +08:00
|
|
|
if (GV) {
|
|
|
|
const TargetLoweringObjectFile &TLOF = getObjFileLowering();
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2012-11-20 05:17:20 +08:00
|
|
|
const MCExpr *Exp =
|
2014-02-20 01:23:20 +08:00
|
|
|
TLOF.getTTypeGlobalReference(GV, Encoding, *Mang, TM, MMI, OutStreamer);
|
2013-01-09 09:35:34 +08:00
|
|
|
OutStreamer.EmitValue(Exp, GetSizeOfEncodedValue(Encoding));
|
2012-11-20 05:17:20 +08:00
|
|
|
} else
|
2013-01-09 09:35:34 +08:00
|
|
|
OutStreamer.EmitIntValue(0, GetSizeOfEncodedValue(Encoding));
|
2010-04-05 04:20:50 +08:00
|
|
|
}
|
2010-04-05 07:25:33 +08:00
|
|
|
|
|
|
|
/// EmitSectionOffset - Emit the 4-byte offset of Label from the start of its
|
|
|
|
/// section. This can be done with a special directive if the target supports
|
|
|
|
/// it (e.g. cygwin) or by emitting it as an offset from a label at the start
|
|
|
|
/// of the section.
|
|
|
|
///
|
|
|
|
/// SectionLabel is a temporary label emitted at the start of the section that
|
|
|
|
/// Label lives in.
|
|
|
|
void AsmPrinter::EmitSectionOffset(const MCSymbol *Label,
|
|
|
|
const MCSymbol *SectionLabel) const {
|
|
|
|
// On COFF targets, we have to emit the special .secrel32 directive.
|
2013-04-23 06:49:11 +08:00
|
|
|
if (MAI->needsDwarfSectionOffsetDirective()) {
|
2011-12-17 09:14:52 +08:00
|
|
|
OutStreamer.EmitCOFFSecRel32(Label);
|
2010-04-05 07:25:33 +08:00
|
|
|
return;
|
|
|
|
}
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2010-04-05 07:25:33 +08:00
|
|
|
// Get the section that we're referring to, based on SectionLabel.
|
|
|
|
const MCSection &Section = SectionLabel->getSection();
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2010-04-05 07:25:33 +08:00
|
|
|
// If Label has already been emitted, verify that it is in the same section as
|
|
|
|
// section label for sanity.
|
|
|
|
assert((!Label->isInSection() || &Label->getSection() == &Section) &&
|
|
|
|
"Section offset using wrong section base for label");
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2011-03-12 21:07:37 +08:00
|
|
|
// If the section in question will end up with an address of 0 anyway, we can
|
|
|
|
// just emit an absolute reference to save a relocation.
|
|
|
|
if (Section.isBaseAddressKnownZero()) {
|
2013-01-09 09:35:34 +08:00
|
|
|
OutStreamer.EmitSymbolValue(Label, 4);
|
2011-03-12 21:07:37 +08:00
|
|
|
return;
|
|
|
|
}
|
2012-11-21 04:34:47 +08:00
|
|
|
|
2010-04-05 07:25:33 +08:00
|
|
|
// Otherwise, emit it as a label difference from the start of the section.
|
|
|
|
EmitLabelDifference(Label, SectionLabel, 4);
|
|
|
|
}
|
2014-03-07 09:44:14 +08:00
|
|
|
|
2014-04-28 02:50:45 +08:00
|
|
|
// Some targets do not provide a DWARF register number for every
|
|
|
|
// register. This function attempts to emit a DWARF register by
|
|
|
|
// emitting a piece of a super-register or by piecing together
|
|
|
|
// multiple subregisters that alias the register.
|
2014-04-28 02:25:45 +08:00
|
|
|
void AsmPrinter::EmitDwarfRegOpPiece(ByteStreamer &Streamer,
|
|
|
|
const MachineLocation &MLoc,
|
|
|
|
unsigned PieceSizeInBits,
|
|
|
|
unsigned PieceOffsetInBits) const {
|
2014-04-28 02:50:45 +08:00
|
|
|
assert(MLoc.isReg() && "MLoc must be a register");
|
2015-01-13 07:36:56 +08:00
|
|
|
DebugLocDwarfExpression Expr(*this, Streamer);
|
2015-01-13 06:19:22 +08:00
|
|
|
Expr.AddMachineRegPiece(MLoc.getReg(), PieceSizeInBits, PieceOffsetInBits);
|
|
|
|
}
|
2014-03-07 09:44:14 +08:00
|
|
|
|
2015-01-13 06:19:22 +08:00
|
|
|
void AsmPrinter::EmitDwarfOpPiece(ByteStreamer &Streamer,
|
|
|
|
unsigned PieceSizeInBits,
|
|
|
|
unsigned PieceOffsetInBits) const {
|
2015-01-13 07:36:56 +08:00
|
|
|
DebugLocDwarfExpression Expr(*this, Streamer);
|
2015-01-13 06:19:22 +08:00
|
|
|
Expr.AddOpPiece(PieceSizeInBits, PieceOffsetInBits);
|
2014-03-07 09:44:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// EmitDwarfRegOp - Emit dwarf register operation.
|
2014-03-08 06:40:37 +08:00
|
|
|
void AsmPrinter::EmitDwarfRegOp(ByteStreamer &Streamer,
|
2015-01-20 01:57:29 +08:00
|
|
|
const MachineLocation &MLoc) const {
|
2015-01-13 07:36:56 +08:00
|
|
|
DebugLocDwarfExpression Expr(*this, Streamer);
|
2015-02-20 07:29:42 +08:00
|
|
|
const MCRegisterInfo *MRI = MMI->getContext().getRegisterInfo();
|
|
|
|
int Reg = MRI->getDwarfRegNum(MLoc.getReg(), false);
|
2014-03-07 09:44:14 +08:00
|
|
|
if (Reg < 0) {
|
|
|
|
// We assume that pointers are always in an addressable register.
|
2015-01-20 01:57:29 +08:00
|
|
|
if (MLoc.isIndirect())
|
2014-03-07 09:44:14 +08:00
|
|
|
// FIXME: We have no reasonable way of handling errors in here. The
|
|
|
|
// caller might be in the middle of a dwarf expression. We should
|
|
|
|
// probably assert that Reg >= 0 once debug info generation is more
|
|
|
|
// mature.
|
2015-01-13 07:03:23 +08:00
|
|
|
return Expr.EmitOp(dwarf::DW_OP_nop,
|
|
|
|
"nop (could not find a dwarf register number)");
|
2014-03-07 09:44:14 +08:00
|
|
|
|
|
|
|
// Attempt to find a valid super- or sub-register.
|
2015-01-14 09:01:28 +08:00
|
|
|
if (!Expr.AddMachineRegPiece(MLoc.getReg()))
|
|
|
|
Expr.EmitOp(dwarf::DW_OP_nop,
|
|
|
|
"nop (could not find a dwarf register number)");
|
|
|
|
return;
|
2014-03-07 09:44:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (MLoc.isIndirect())
|
2015-01-20 01:57:29 +08:00
|
|
|
Expr.AddRegIndirect(Reg, MLoc.getOffset());
|
2014-03-07 09:44:14 +08:00
|
|
|
else
|
2015-01-13 06:19:22 +08:00
|
|
|
Expr.AddReg(Reg);
|
2014-03-07 09:44:14 +08:00
|
|
|
}
|
2010-04-05 07:25:33 +08:00
|
|
|
|
2010-04-05 07:41:46 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Dwarf Lowering Routines
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2013-05-13 09:16:13 +08:00
|
|
|
void AsmPrinter::emitCFIInstruction(const MCCFIInstruction &Inst) const {
|
|
|
|
switch (Inst.getOperation()) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected instruction");
|
|
|
|
case MCCFIInstruction::OpDefCfaOffset:
|
|
|
|
OutStreamer.EmitCFIDefCfaOffset(Inst.getOffset());
|
|
|
|
break;
|
|
|
|
case MCCFIInstruction::OpDefCfa:
|
|
|
|
OutStreamer.EmitCFIDefCfa(Inst.getRegister(), Inst.getOffset());
|
|
|
|
break;
|
|
|
|
case MCCFIInstruction::OpDefCfaRegister:
|
|
|
|
OutStreamer.EmitCFIDefCfaRegister(Inst.getRegister());
|
|
|
|
break;
|
|
|
|
case MCCFIInstruction::OpOffset:
|
|
|
|
OutStreamer.EmitCFIOffset(Inst.getRegister(), Inst.getOffset());
|
|
|
|
break;
|
2013-09-26 23:11:00 +08:00
|
|
|
case MCCFIInstruction::OpRegister:
|
|
|
|
OutStreamer.EmitCFIRegister(Inst.getRegister(), Inst.getRegister2());
|
|
|
|
break;
|
2013-09-26 22:49:40 +08:00
|
|
|
case MCCFIInstruction::OpWindowSave:
|
|
|
|
OutStreamer.EmitCFIWindowSave();
|
|
|
|
break;
|
2014-04-03 00:10:33 +08:00
|
|
|
case MCCFIInstruction::OpSameValue:
|
|
|
|
OutStreamer.EmitCFISameValue(Inst.getRegister());
|
|
|
|
break;
|
2011-04-16 04:32:03 +08:00
|
|
|
}
|
|
|
|
}
|