2009-09-09 08:09:15 +08:00
|
|
|
; RUN: llc < %s -march=arm -mattr=+neon > %t
|
2009-06-23 07:27:02 +08:00
|
|
|
; RUN: grep {vceq\\.f32} %t | count 1
|
|
|
|
; RUN: grep {vcgt\\.f32} %t | count 9
|
|
|
|
; RUN: grep {vcge\\.f32} %t | count 5
|
|
|
|
; RUN: grep vorr %t | count 4
|
|
|
|
; RUN: grep vmvn %t | count 7
|
|
|
|
|
2009-07-08 08:46:57 +08:00
|
|
|
; This tests fcmp operations that do not map directly to NEON instructions.
|
2009-06-23 07:27:02 +08:00
|
|
|
|
|
|
|
; une is implemented with VCEQ/VMVN
|
|
|
|
define <2 x i32> @vcunef32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp une <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; olt is implemented with VCGT
|
|
|
|
define <2 x i32> @vcoltf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp olt <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ole is implemented with VCGE
|
|
|
|
define <2 x i32> @vcolef32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ole <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; uge is implemented with VCGT/VMVN
|
|
|
|
define <2 x i32> @vcugef32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp uge <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ule is implemented with VCGT/VMVN
|
|
|
|
define <2 x i32> @vculef32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ule <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ugt is implemented with VCGE/VMVN
|
|
|
|
define <2 x i32> @vcugtf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ugt <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ult is implemented with VCGE/VMVN
|
|
|
|
define <2 x i32> @vcultf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ult <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ueq is implemented with VCGT/VCGT/VORR/VMVN
|
|
|
|
define <2 x i32> @vcueqf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ueq <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; one is implemented with VCGT/VCGT/VORR
|
|
|
|
define <2 x i32> @vconef32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp one <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; uno is implemented with VCGT/VCGE/VORR/VMVN
|
|
|
|
define <2 x i32> @vcunof32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp uno <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
; ord is implemented with VCGT/VCGE/VORR
|
|
|
|
define <2 x i32> @vcordf32(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
%tmp1 = load <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>* %B
|
2009-07-08 08:46:57 +08:00
|
|
|
%tmp3 = fcmp ord <2 x float> %tmp1, %tmp2
|
|
|
|
%tmp4 = sext <2 x i1> %tmp3 to <2 x i32>
|
|
|
|
ret <2 x i32> %tmp4
|
2009-06-23 07:27:02 +08:00
|
|
|
}
|