2009-07-12 03:39:44 +08:00
|
|
|
//===- AsmMatcherEmitter.cpp - Generate an assembly matcher ---------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This tablegen backend emits a target specifier matcher for converting parsed
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// assembly operands in the MCInst structures. It also emits a matcher for
|
|
|
|
// custom operand parsing.
|
|
|
|
//
|
|
|
|
// Converting assembly operands into MCInst structures
|
|
|
|
// ---------------------------------------------------
|
2009-07-12 03:39:44 +08:00
|
|
|
//
|
2009-08-07 16:26:05 +08:00
|
|
|
// The input to the target specific matcher is a list of literal tokens and
|
|
|
|
// operands. The target specific parser should generally eliminate any syntax
|
|
|
|
// which is not relevant for matching; for example, comma tokens should have
|
|
|
|
// already been consumed and eliminated by the parser. Most instructions will
|
|
|
|
// end up with a single literal token (the instruction name) and some number of
|
|
|
|
// operands.
|
|
|
|
//
|
|
|
|
// Some example inputs, for X86:
|
|
|
|
// 'addl' (immediate ...) (register ...)
|
|
|
|
// 'add' (immediate ...) (memory ...)
|
2010-10-30 06:13:48 +08:00
|
|
|
// 'call' '*' %epc
|
2009-08-07 16:26:05 +08:00
|
|
|
//
|
|
|
|
// The assembly matcher is responsible for converting this input into a precise
|
|
|
|
// machine instruction (i.e., an instruction with a well defined encoding). This
|
|
|
|
// mapping has several properties which complicate matching:
|
|
|
|
//
|
|
|
|
// - It may be ambiguous; many architectures can legally encode particular
|
|
|
|
// variants of an instruction in different ways (for example, using a smaller
|
|
|
|
// encoding for small immediates). Such ambiguities should never be
|
|
|
|
// arbitrarily resolved by the assembler, the assembler is always responsible
|
|
|
|
// for choosing the "best" available instruction.
|
|
|
|
//
|
|
|
|
// - It may depend on the subtarget or the assembler context. Instructions
|
|
|
|
// which are invalid for the current mode, but otherwise unambiguous (e.g.,
|
|
|
|
// an SSE instruction in a file being assembled for i486) should be accepted
|
|
|
|
// and rejected by the assembler front end. However, if the proper encoding
|
|
|
|
// for an instruction is dependent on the assembler context then the matcher
|
|
|
|
// is responsible for selecting the correct machine instruction for the
|
|
|
|
// current mode.
|
|
|
|
//
|
|
|
|
// The core matching algorithm attempts to exploit the regularity in most
|
|
|
|
// instruction sets to quickly determine the set of possibly matching
|
|
|
|
// instructions, and the simplify the generated code. Additionally, this helps
|
|
|
|
// to ensure that the ambiguities are intentionally resolved by the user.
|
|
|
|
//
|
|
|
|
// The matching is divided into two distinct phases:
|
|
|
|
//
|
|
|
|
// 1. Classification: Each operand is mapped to the unique set which (a)
|
|
|
|
// contains it, and (b) is the largest such subset for which a single
|
|
|
|
// instruction could match all members.
|
|
|
|
//
|
|
|
|
// For register classes, we can generate these subgroups automatically. For
|
|
|
|
// arbitrary operands, we expect the user to define the classes and their
|
|
|
|
// relations to one another (for example, 8-bit signed immediates as a
|
|
|
|
// subset of 32-bit immediates).
|
|
|
|
//
|
|
|
|
// By partitioning the operands in this way, we guarantee that for any
|
|
|
|
// tuple of classes, any single instruction must match either all or none
|
|
|
|
// of the sets of operands which could classify to that tuple.
|
|
|
|
//
|
|
|
|
// In addition, the subset relation amongst classes induces a partial order
|
|
|
|
// on such tuples, which we use to resolve ambiguities.
|
|
|
|
//
|
|
|
|
// 2. The input can now be treated as a tuple of classes (static tokens are
|
|
|
|
// simple singleton sets). Each such tuple should generally map to a single
|
|
|
|
// instruction (we currently ignore cases where this isn't true, whee!!!),
|
|
|
|
// which we can emit a simple matcher for.
|
|
|
|
//
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// Custom Operand Parsing
|
|
|
|
// ----------------------
|
|
|
|
//
|
|
|
|
// Some targets need a custom way to parse operands, some specific instructions
|
|
|
|
// can contain arguments that can represent processor flags and other kinds of
|
|
|
|
// identifiers that need to be mapped to specific valeus in the final encoded
|
|
|
|
// instructions. The target specific custom operand parsing works in the
|
|
|
|
// following way:
|
|
|
|
//
|
|
|
|
// 1. A operand match table is built, each entry contains a mnemonic, an
|
|
|
|
// operand class, a mask for all operand positions for that same
|
|
|
|
// class/mnemonic and target features to be checked while trying to match.
|
|
|
|
//
|
|
|
|
// 2. The operand matcher will try every possible entry with the same
|
|
|
|
// mnemonic and will check if the target feature for this mnemonic also
|
|
|
|
// matches. After that, if the operand to be matched has its index
|
2011-04-15 13:18:47 +08:00
|
|
|
// present in the mask, a successful match occurs. Otherwise, fallback
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// to the regular operand parsing.
|
|
|
|
//
|
|
|
|
// 3. For a match success, each operand class that has a 'ParserMethod'
|
|
|
|
// becomes part of a switch from where the custom method is called.
|
|
|
|
//
|
2009-07-12 03:39:44 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "CodeGenTarget.h"
|
2012-03-04 03:13:26 +08:00
|
|
|
#include "StringToOffsetTable.h"
|
2009-08-07 16:26:05 +08:00
|
|
|
#include "llvm/ADT/OwningPtr.h"
|
2010-11-04 10:11:18 +08:00
|
|
|
#include "llvm/ADT/PointerUnion.h"
|
2010-11-01 09:47:07 +08:00
|
|
|
#include "llvm/ADT/SmallPtrSet.h"
|
2009-07-31 10:32:59 +08:00
|
|
|
#include "llvm/ADT/SmallVector.h"
|
2009-08-09 12:00:06 +08:00
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2009-08-07 16:26:05 +08:00
|
|
|
#include "llvm/ADT/StringExtras.h"
|
|
|
|
#include "llvm/Support/CommandLine.h"
|
2009-07-31 10:32:59 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
2012-02-05 15:21:30 +08:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2011-10-02 00:41:13 +08:00
|
|
|
#include "llvm/TableGen/Error.h"
|
|
|
|
#include "llvm/TableGen/Record.h"
|
2012-05-03 01:32:48 +08:00
|
|
|
#include "llvm/TableGen/StringMatcher.h"
|
2012-06-11 23:37:55 +08:00
|
|
|
#include "llvm/TableGen/TableGenBackend.h"
|
|
|
|
#include <cassert>
|
2009-08-08 13:24:34 +08:00
|
|
|
#include <map>
|
|
|
|
#include <set>
|
2009-07-12 03:39:44 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2009-08-08 04:33:39 +08:00
|
|
|
static cl::opt<std::string>
|
2009-08-09 12:00:06 +08:00
|
|
|
MatchPrefix("match-prefix", cl::init(""),
|
|
|
|
cl::desc("Only match instructions with the given prefix"));
|
2009-08-07 16:26:05 +08:00
|
|
|
|
|
|
|
namespace {
|
2011-01-27 05:26:19 +08:00
|
|
|
class AsmMatcherInfo;
|
2010-07-19 13:44:09 +08:00
|
|
|
struct SubtargetFeatureInfo;
|
|
|
|
|
2012-06-11 23:37:55 +08:00
|
|
|
class AsmMatcherEmitter {
|
|
|
|
RecordKeeper &Records;
|
|
|
|
public:
|
|
|
|
AsmMatcherEmitter(RecordKeeper &R) : Records(R) {}
|
|
|
|
|
|
|
|
void run(raw_ostream &o);
|
|
|
|
};
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
/// ClassInfo - Helper class for storing the information about a particular
|
|
|
|
/// class of operands which can be matched.
|
|
|
|
struct ClassInfo {
|
2009-08-09 12:00:06 +08:00
|
|
|
enum ClassInfoKind {
|
2009-08-11 10:59:53 +08:00
|
|
|
/// Invalid kind, for use as a sentinel value.
|
|
|
|
Invalid = 0,
|
|
|
|
|
|
|
|
/// The class for a particular token.
|
|
|
|
Token,
|
|
|
|
|
|
|
|
/// The (first) register class, subsequent register classes are
|
|
|
|
/// RegisterClass0+1, and so on.
|
|
|
|
RegisterClass0,
|
|
|
|
|
|
|
|
/// The (first) user defined class, subsequent user defined classes are
|
|
|
|
/// UserClass0+1, and so on.
|
|
|
|
UserClass0 = 1<<16
|
2009-08-09 12:00:06 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/// Kind - The class kind, which is either a predefined kind, or (UserClass0 +
|
|
|
|
/// N) for the Nth user defined class.
|
|
|
|
unsigned Kind;
|
2009-08-08 15:50:56 +08:00
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
/// SuperClasses - The super classes of this class. Note that for simplicities
|
|
|
|
/// sake user operands only record their immediate super class, while register
|
|
|
|
/// operands include all superclasses.
|
|
|
|
std::vector<ClassInfo*> SuperClasses;
|
2009-08-09 15:20:21 +08:00
|
|
|
|
2009-08-09 13:18:30 +08:00
|
|
|
/// Name - The full class name, suitable for use in an enum.
|
2009-08-08 15:50:56 +08:00
|
|
|
std::string Name;
|
|
|
|
|
2009-08-09 13:18:30 +08:00
|
|
|
/// ClassName - The unadorned generic name for this class (e.g., Token).
|
|
|
|
std::string ClassName;
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
/// ValueName - The name of the value this class represents; for a token this
|
|
|
|
/// is the literal token string, for an operand it is the TableGen class (or
|
|
|
|
/// empty if this is a derived class).
|
|
|
|
std::string ValueName;
|
|
|
|
|
|
|
|
/// PredicateMethod - The name of the operand method to test whether the
|
2009-08-11 10:59:53 +08:00
|
|
|
/// operand matches this class; this is not valid for Token or register kinds.
|
2009-08-08 15:50:56 +08:00
|
|
|
std::string PredicateMethod;
|
|
|
|
|
|
|
|
/// RenderMethod - The name of the operand method to add this operand to an
|
2009-08-11 10:59:53 +08:00
|
|
|
/// MCInst; this is not valid for Token or register kinds.
|
2009-08-08 15:50:56 +08:00
|
|
|
std::string RenderMethod;
|
2009-08-09 12:00:06 +08:00
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
/// ParserMethod - The name of the operand method to do a target specific
|
|
|
|
/// parsing on the operand.
|
|
|
|
std::string ParserMethod;
|
|
|
|
|
2009-08-12 04:10:07 +08:00
|
|
|
/// For register classes, the records for all the registers in this class.
|
|
|
|
std::set<Record*> Registers;
|
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
/// For custom match classes, he diagnostic kind for when the predicate fails.
|
|
|
|
std::string DiagnosticType;
|
2009-08-12 04:10:07 +08:00
|
|
|
public:
|
2009-08-11 10:59:53 +08:00
|
|
|
/// isRegisterClass() - Check if this is a register class.
|
|
|
|
bool isRegisterClass() const {
|
|
|
|
return Kind >= RegisterClass0 && Kind < UserClass0;
|
|
|
|
}
|
|
|
|
|
2009-08-09 15:20:21 +08:00
|
|
|
/// isUserClass() - Check if this is a user defined class.
|
|
|
|
bool isUserClass() const {
|
|
|
|
return Kind >= UserClass0;
|
|
|
|
}
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
/// isRelatedTo - Check whether this class is "related" to \arg RHS. Classes
|
|
|
|
/// are related if they are in the same class hierarchy.
|
|
|
|
bool isRelatedTo(const ClassInfo &RHS) const {
|
|
|
|
// Tokens are only related to tokens.
|
|
|
|
if (Kind == Token || RHS.Kind == Token)
|
|
|
|
return Kind == Token && RHS.Kind == Token;
|
|
|
|
|
2009-08-12 04:10:07 +08:00
|
|
|
// Registers classes are only related to registers classes, and only if
|
|
|
|
// their intersection is non-empty.
|
|
|
|
if (isRegisterClass() || RHS.isRegisterClass()) {
|
|
|
|
if (!isRegisterClass() || !RHS.isRegisterClass())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
std::set<Record*> Tmp;
|
|
|
|
std::insert_iterator< std::set<Record*> > II(Tmp, Tmp.begin());
|
2010-10-30 06:13:48 +08:00
|
|
|
std::set_intersection(Registers.begin(), Registers.end(),
|
2009-08-12 04:10:07 +08:00
|
|
|
RHS.Registers.begin(), RHS.Registers.end(),
|
|
|
|
II);
|
|
|
|
|
|
|
|
return !Tmp.empty();
|
|
|
|
}
|
2009-08-11 10:59:53 +08:00
|
|
|
|
|
|
|
// Otherwise we have two users operands; they are related if they are in the
|
|
|
|
// same class hierarchy.
|
2009-08-12 04:10:07 +08:00
|
|
|
//
|
|
|
|
// FIXME: This is an oversimplification, they should only be related if they
|
|
|
|
// intersect, however we don't have that information.
|
2009-08-11 10:59:53 +08:00
|
|
|
assert(isUserClass() && RHS.isUserClass() && "Unexpected class!");
|
|
|
|
const ClassInfo *Root = this;
|
|
|
|
while (!Root->SuperClasses.empty())
|
|
|
|
Root = Root->SuperClasses.front();
|
|
|
|
|
2009-08-12 04:10:07 +08:00
|
|
|
const ClassInfo *RHSRoot = &RHS;
|
2009-08-11 10:59:53 +08:00
|
|
|
while (!RHSRoot->SuperClasses.empty())
|
|
|
|
RHSRoot = RHSRoot->SuperClasses.front();
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
return Root == RHSRoot;
|
|
|
|
}
|
|
|
|
|
2010-10-30 06:13:48 +08:00
|
|
|
/// isSubsetOf - Test whether this class is a subset of \arg RHS;
|
2009-08-11 10:59:53 +08:00
|
|
|
bool isSubsetOf(const ClassInfo &RHS) const {
|
|
|
|
// This is a subset of RHS if it is the same class...
|
|
|
|
if (this == &RHS)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
// ... or if any of its super classes are a subset of RHS.
|
|
|
|
for (std::vector<ClassInfo*>::const_iterator it = SuperClasses.begin(),
|
|
|
|
ie = SuperClasses.end(); it != ie; ++it)
|
|
|
|
if ((*it)->isSubsetOf(RHS))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
2009-08-09 15:20:21 +08:00
|
|
|
}
|
|
|
|
|
2009-08-09 12:00:06 +08:00
|
|
|
/// operator< - Compare two classes.
|
|
|
|
bool operator<(const ClassInfo &RHS) const {
|
2010-05-27 13:31:32 +08:00
|
|
|
if (this == &RHS)
|
|
|
|
return false;
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
// Unrelated classes can be ordered by kind.
|
|
|
|
if (!isRelatedTo(RHS))
|
2009-08-09 12:00:06 +08:00
|
|
|
return Kind < RHS.Kind;
|
|
|
|
|
|
|
|
switch (Kind) {
|
2009-08-09 13:18:30 +08:00
|
|
|
case Invalid:
|
2012-02-05 15:21:30 +08:00
|
|
|
llvm_unreachable("Invalid kind!");
|
2009-08-09 12:00:06 +08:00
|
|
|
|
|
|
|
default:
|
2011-04-15 13:18:47 +08:00
|
|
|
// This class precedes the RHS if it is a proper subset of the RHS.
|
2010-05-27 13:31:32 +08:00
|
|
|
if (isSubsetOf(RHS))
|
2010-07-12 16:16:59 +08:00
|
|
|
return true;
|
2010-05-27 13:31:32 +08:00
|
|
|
if (RHS.isSubsetOf(*this))
|
2010-07-12 16:16:59 +08:00
|
|
|
return false;
|
2010-05-27 13:31:32 +08:00
|
|
|
|
|
|
|
// Otherwise, order by name to ensure we have a total ordering.
|
|
|
|
return ValueName < RHS.ValueName;
|
2009-08-09 12:00:06 +08:00
|
|
|
}
|
|
|
|
}
|
2009-08-08 15:50:56 +08:00
|
|
|
};
|
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
/// MatchableInfo - Helper class for storing the necessary information for an
|
|
|
|
/// instruction or alias which is capable of being matched.
|
|
|
|
struct MatchableInfo {
|
2010-11-04 03:47:34 +08:00
|
|
|
struct AsmOperand {
|
2010-11-03 01:30:52 +08:00
|
|
|
/// Token - This is the token that the operand came from.
|
|
|
|
StringRef Token;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
/// The unique class instance this operand should match.
|
|
|
|
ClassInfo *Class;
|
|
|
|
|
2010-11-04 09:42:59 +08:00
|
|
|
/// The operand name this is, if anything.
|
|
|
|
StringRef SrcOpName;
|
2011-01-27 03:44:55 +08:00
|
|
|
|
|
|
|
/// The suboperand index within SrcOpName, or -1 for the entire operand.
|
|
|
|
int SubOpIdx;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-01-07 09:33:34 +08:00
|
|
|
/// Register record if this token is singleton register.
|
|
|
|
Record *SingletonReg;
|
|
|
|
|
2012-01-25 05:06:59 +08:00
|
|
|
explicit AsmOperand(StringRef T) : Token(T), Class(0), SubOpIdx(-1),
|
2012-04-12 05:02:33 +08:00
|
|
|
SingletonReg(0) {}
|
2009-08-07 16:26:05 +08:00
|
|
|
};
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
/// ResOperand - This represents a single operand in the result instruction
|
|
|
|
/// generated by the match. In cases (like addressing modes) where a single
|
|
|
|
/// assembler operand expands to multiple MCOperands, this represents the
|
|
|
|
/// single assembler operand, not the MCOperand.
|
|
|
|
struct ResOperand {
|
|
|
|
enum {
|
|
|
|
/// RenderAsmOperand - This represents an operand result that is
|
|
|
|
/// generated by calling the render method on the assembly operand. The
|
|
|
|
/// corresponding AsmOperand is specified by AsmOperandNum.
|
|
|
|
RenderAsmOperand,
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
/// TiedOperand - This represents a result operand that is a duplicate of
|
|
|
|
/// a previous result operand.
|
2010-11-07 03:25:43 +08:00
|
|
|
TiedOperand,
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-07 03:25:43 +08:00
|
|
|
/// ImmOperand - This represents an immediate value that is dumped into
|
|
|
|
/// the operand.
|
2010-11-07 03:57:21 +08:00
|
|
|
ImmOperand,
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-07 03:57:21 +08:00
|
|
|
/// RegOperand - This represents a fixed register that is dumped in.
|
|
|
|
RegOperand
|
2010-11-04 08:43:46 +08:00
|
|
|
} Kind;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
union {
|
|
|
|
/// This is the operand # in the AsmOperands list that this should be
|
|
|
|
/// copied from.
|
|
|
|
unsigned AsmOperandNum;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
/// TiedOperandNum - This is the (earlier) result operand that should be
|
|
|
|
/// copied from.
|
|
|
|
unsigned TiedOperandNum;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-07 03:25:43 +08:00
|
|
|
/// ImmVal - This is the immediate value added to the instruction.
|
|
|
|
int64_t ImmVal;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-07 03:57:21 +08:00
|
|
|
/// Register - This is the register record.
|
|
|
|
Record *Register;
|
2010-11-04 08:43:46 +08:00
|
|
|
};
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
/// MINumOperands - The number of MCInst operands populated by this
|
|
|
|
/// operand.
|
|
|
|
unsigned MINumOperands;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
static ResOperand getRenderedOp(unsigned AsmOpNum, unsigned NumOperands) {
|
2010-11-04 08:43:46 +08:00
|
|
|
ResOperand X;
|
|
|
|
X.Kind = RenderAsmOperand;
|
|
|
|
X.AsmOperandNum = AsmOpNum;
|
2011-01-27 03:44:55 +08:00
|
|
|
X.MINumOperands = NumOperands;
|
2010-11-04 08:43:46 +08:00
|
|
|
return X;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
static ResOperand getTiedOp(unsigned TiedOperandNum) {
|
2010-11-04 08:43:46 +08:00
|
|
|
ResOperand X;
|
|
|
|
X.Kind = TiedOperand;
|
|
|
|
X.TiedOperandNum = TiedOperandNum;
|
2011-01-27 03:44:55 +08:00
|
|
|
X.MINumOperands = 1;
|
2010-11-04 08:43:46 +08:00
|
|
|
return X;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
static ResOperand getImmOp(int64_t Val) {
|
2010-11-07 03:25:43 +08:00
|
|
|
ResOperand X;
|
|
|
|
X.Kind = ImmOperand;
|
|
|
|
X.ImmVal = Val;
|
2011-01-27 03:44:55 +08:00
|
|
|
X.MINumOperands = 1;
|
2010-11-07 03:25:43 +08:00
|
|
|
return X;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
static ResOperand getRegOp(Record *Reg) {
|
2010-11-07 03:57:21 +08:00
|
|
|
ResOperand X;
|
|
|
|
X.Kind = RegOperand;
|
|
|
|
X.Register = Reg;
|
2011-01-27 03:44:55 +08:00
|
|
|
X.MINumOperands = 1;
|
2010-11-07 03:57:21 +08:00
|
|
|
return X;
|
|
|
|
}
|
2010-11-04 08:43:46 +08:00
|
|
|
};
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2012-01-11 01:50:43 +08:00
|
|
|
/// AsmVariantID - Target's assembly syntax variant no.
|
|
|
|
int AsmVariantID;
|
|
|
|
|
2010-11-03 01:34:28 +08:00
|
|
|
/// TheDef - This is the definition of the instruction or InstAlias that this
|
|
|
|
/// matchable came from.
|
2010-11-01 12:34:44 +08:00
|
|
|
Record *const TheDef;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 10:11:18 +08:00
|
|
|
/// DefRec - This is the definition that it came from.
|
|
|
|
PointerUnion<const CodeGenInstruction*, const CodeGenInstAlias*> DefRec;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
Reimplement BuildResultOperands to be in terms of the result instruction's
operand list instead of the operand list redundantly declared on the alias
or instruction.
With this change, we finally remove the ins/outs list on the alias. Before:
def : InstAlias<(outs GR16:$dst), (ins GR8 :$src),
"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
After:
def : InstAlias<"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
This also makes the alias mechanism more general and powerful, which will
be exploited in subsequent patches.
llvm-svn: 118329
2010-11-06 15:14:44 +08:00
|
|
|
const CodeGenInstruction *getResultInst() const {
|
|
|
|
if (DefRec.is<const CodeGenInstruction*>())
|
|
|
|
return DefRec.get<const CodeGenInstruction*>();
|
|
|
|
return DefRec.get<const CodeGenInstAlias*>()->ResultInst;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
/// ResOperands - This is the operand list that should be built for the result
|
|
|
|
/// MCInst.
|
2012-04-20 01:52:34 +08:00
|
|
|
SmallVector<ResOperand, 8> ResOperands;
|
2009-08-07 16:26:05 +08:00
|
|
|
|
|
|
|
/// AsmString - The assembly string for this instruction (with variants
|
2010-11-03 01:34:28 +08:00
|
|
|
/// removed), e.g. "movsx $src, $dst".
|
2009-08-07 16:26:05 +08:00
|
|
|
std::string AsmString;
|
|
|
|
|
2010-11-03 01:30:52 +08:00
|
|
|
/// Mnemonic - This is the first token of the matched instruction, its
|
|
|
|
/// mnemonic.
|
|
|
|
StringRef Mnemonic;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-02 09:03:43 +08:00
|
|
|
/// AsmOperands - The textual operands that this instruction matches,
|
2010-11-03 01:34:28 +08:00
|
|
|
/// annotated with a class and where in the OperandList they were defined.
|
|
|
|
/// This directly corresponds to the tokenized AsmString after the mnemonic is
|
|
|
|
/// removed.
|
2012-04-20 01:52:34 +08:00
|
|
|
SmallVector<AsmOperand, 8> AsmOperands;
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
/// Predicates - The required subtarget features to match this instruction.
|
|
|
|
SmallVector<SubtargetFeatureInfo*, 4> RequiredFeatures;
|
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
/// ConversionFnKind - The enum value which is passed to the generated
|
|
|
|
/// ConvertToMCInst to convert parsed operands into an MCInst for this
|
|
|
|
/// function.
|
|
|
|
std::string ConversionFnKind;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
MatchableInfo(const CodeGenInstruction &CGI)
|
2012-01-25 05:06:59 +08:00
|
|
|
: AsmVariantID(0), TheDef(CGI.TheDef), DefRec(&CGI),
|
2012-01-11 01:50:43 +08:00
|
|
|
AsmString(CGI.AsmString) {
|
2010-11-01 12:34:44 +08:00
|
|
|
}
|
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
MatchableInfo(const CodeGenInstAlias *Alias)
|
2012-01-25 05:06:59 +08:00
|
|
|
: AsmVariantID(0), TheDef(Alias->TheDef), DefRec(Alias),
|
2012-01-11 01:50:43 +08:00
|
|
|
AsmString(Alias->AsmString) {
|
2010-11-01 12:53:48 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 07:59:23 +08:00
|
|
|
// Two-operand aliases clone from the main matchable, but mark the second
|
|
|
|
// operand as a tied operand of the first for purposes of the assembler.
|
|
|
|
void formTwoOperandAlias(StringRef Constraint);
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void initialize(const AsmMatcherInfo &Info,
|
2012-01-25 05:06:59 +08:00
|
|
|
SmallPtrSet<Record*, 16> &SingletonRegisters,
|
2012-04-12 05:02:33 +08:00
|
|
|
int AsmVariantNo, std::string &RegisterPrefix);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// validate - Return true if this matchable is a valid thing to match against
|
2010-11-01 13:06:45 +08:00
|
|
|
/// and perform a bunch of validity checking.
|
2012-04-20 01:52:32 +08:00
|
|
|
bool validate(StringRef CommentDelimiter, bool Hack) const;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-01-25 05:06:59 +08:00
|
|
|
/// extractSingletonRegisterForAsmOperand - Extract singleton register,
|
2012-01-07 09:33:34 +08:00
|
|
|
/// if present, from specified token.
|
|
|
|
void
|
|
|
|
extractSingletonRegisterForAsmOperand(unsigned i, const AsmMatcherInfo &Info,
|
|
|
|
std::string &RegisterPrefix);
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// findAsmOperand - Find the AsmOperand with the specified name and
|
2011-01-27 03:44:55 +08:00
|
|
|
/// suboperand index.
|
2012-04-20 01:52:32 +08:00
|
|
|
int findAsmOperand(StringRef N, int SubOpIdx) const {
|
2011-01-27 03:44:55 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i)
|
|
|
|
if (N == AsmOperands[i].SrcOpName &&
|
|
|
|
SubOpIdx == AsmOperands[i].SubOpIdx)
|
|
|
|
return i;
|
|
|
|
return -1;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// findAsmOperandNamed - Find the first AsmOperand with the specified name.
|
2011-01-27 03:44:55 +08:00
|
|
|
/// This does not check the suboperand index.
|
2012-04-20 01:52:32 +08:00
|
|
|
int findAsmOperandNamed(StringRef N) const {
|
2010-11-04 09:55:23 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i)
|
|
|
|
if (N == AsmOperands[i].SrcOpName)
|
|
|
|
return i;
|
|
|
|
return -1;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildInstructionResultOperands();
|
|
|
|
void buildAliasResultOperands();
|
2010-11-04 08:43:46 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
/// operator< - Compare two matchables.
|
|
|
|
bool operator<(const MatchableInfo &RHS) const {
|
2010-09-07 05:01:37 +08:00
|
|
|
// The primary comparator is the instruction mnemonic.
|
2010-11-03 01:30:52 +08:00
|
|
|
if (Mnemonic != RHS.Mnemonic)
|
|
|
|
return Mnemonic < RHS.Mnemonic;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-11-02 09:03:43 +08:00
|
|
|
if (AsmOperands.size() != RHS.AsmOperands.size())
|
|
|
|
return AsmOperands.size() < RHS.AsmOperands.size();
|
2009-08-09 14:05:33 +08:00
|
|
|
|
2009-08-09 16:23:23 +08:00
|
|
|
// Compare lexicographically by operand. The matcher validates that other
|
2012-04-20 01:52:32 +08:00
|
|
|
// orderings wouldn't be ambiguous using \see couldMatchAmbiguouslyWith().
|
2010-11-02 09:03:43 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) {
|
|
|
|
if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class)
|
2009-08-09 14:05:33 +08:00
|
|
|
return true;
|
2010-11-02 09:03:43 +08:00
|
|
|
if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class)
|
2009-08-09 16:23:23 +08:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-08-09 14:05:33 +08:00
|
|
|
return false;
|
|
|
|
}
|
2009-08-09 12:00:06 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// couldMatchAmbiguouslyWith - Check whether this matchable could
|
2009-08-09 14:05:33 +08:00
|
|
|
/// ambiguously match the same set of operands as \arg RHS (without being a
|
|
|
|
/// strictly superior match).
|
2012-04-20 01:52:32 +08:00
|
|
|
bool couldMatchAmbiguouslyWith(const MatchableInfo &RHS) {
|
2010-11-02 07:57:23 +08:00
|
|
|
// The primary comparator is the instruction mnemonic.
|
2010-11-03 01:30:52 +08:00
|
|
|
if (Mnemonic != RHS.Mnemonic)
|
2010-11-02 07:57:23 +08:00
|
|
|
return false;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-09 14:05:33 +08:00
|
|
|
// The number of operands is unambiguous.
|
2010-11-02 09:03:43 +08:00
|
|
|
if (AsmOperands.size() != RHS.AsmOperands.size())
|
2009-08-09 14:05:33 +08:00
|
|
|
return false;
|
2009-08-09 12:00:06 +08:00
|
|
|
|
2010-01-23 08:26:16 +08:00
|
|
|
// Otherwise, make sure the ordering of the two instructions is unambiguous
|
|
|
|
// by checking that either (a) a token or operand kind discriminates them,
|
|
|
|
// or (b) the ordering among equivalent kinds is consistent.
|
|
|
|
|
2009-08-09 14:05:33 +08:00
|
|
|
// Tokens and operand kinds are unambiguous (assuming a correct target
|
|
|
|
// specific parser).
|
2010-11-02 09:03:43 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i)
|
|
|
|
if (AsmOperands[i].Class->Kind != RHS.AsmOperands[i].Class->Kind ||
|
|
|
|
AsmOperands[i].Class->Kind == ClassInfo::Token)
|
|
|
|
if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class ||
|
|
|
|
*RHS.AsmOperands[i].Class < *AsmOperands[i].Class)
|
2009-08-09 14:05:33 +08:00
|
|
|
return false;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-09 14:05:33 +08:00
|
|
|
// Otherwise, this operand could commute if all operands are equivalent, or
|
|
|
|
// there is a pair of operands that compare less than and a pair that
|
|
|
|
// compare greater than.
|
|
|
|
bool HasLT = false, HasGT = false;
|
2010-11-02 09:03:43 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) {
|
|
|
|
if (*AsmOperands[i].Class < *RHS.AsmOperands[i].Class)
|
2009-08-09 14:05:33 +08:00
|
|
|
HasLT = true;
|
2010-11-02 09:03:43 +08:00
|
|
|
if (*RHS.AsmOperands[i].Class < *AsmOperands[i].Class)
|
2009-08-09 14:05:33 +08:00
|
|
|
HasGT = true;
|
|
|
|
}
|
2009-08-09 12:00:06 +08:00
|
|
|
|
2009-08-09 14:05:33 +08:00
|
|
|
return !(HasLT ^ HasGT);
|
2009-08-09 12:00:06 +08:00
|
|
|
}
|
|
|
|
|
2009-08-07 16:26:05 +08:00
|
|
|
void dump();
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 01:30:52 +08:00
|
|
|
private:
|
2012-04-20 01:52:32 +08:00
|
|
|
void tokenizeAsmString(const AsmMatcherInfo &Info);
|
2009-08-07 16:26:05 +08:00
|
|
|
};
|
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
/// SubtargetFeatureInfo - Helper class for storing information on a subtarget
|
|
|
|
/// feature which participates in instruction matching.
|
|
|
|
struct SubtargetFeatureInfo {
|
|
|
|
/// \brief The predicate record for this feature.
|
|
|
|
Record *TheDef;
|
|
|
|
|
|
|
|
/// \brief An unique index assigned to represent this feature.
|
|
|
|
unsigned Index;
|
|
|
|
|
2010-10-31 04:07:57 +08:00
|
|
|
SubtargetFeatureInfo(Record *D, unsigned Idx) : TheDef(D), Index(Idx) {}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
/// \brief The name of the enumerated constant identifying this feature.
|
2010-10-31 04:07:57 +08:00
|
|
|
std::string getEnumName() const {
|
|
|
|
return "Feature_" + TheDef->getName();
|
|
|
|
}
|
2010-07-19 13:44:09 +08:00
|
|
|
};
|
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
struct OperandMatchEntry {
|
|
|
|
unsigned OperandMask;
|
|
|
|
MatchableInfo* MI;
|
|
|
|
ClassInfo *CI;
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
static OperandMatchEntry create(MatchableInfo* mi, ClassInfo *ci,
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
unsigned opMask) {
|
|
|
|
OperandMatchEntry X;
|
|
|
|
X.OperandMask = opMask;
|
|
|
|
X.CI = ci;
|
|
|
|
X.MI = mi;
|
|
|
|
return X;
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
class AsmMatcherInfo {
|
|
|
|
public:
|
2010-12-13 08:23:57 +08:00
|
|
|
/// Tracked Records
|
2010-12-15 12:48:22 +08:00
|
|
|
RecordKeeper &Records;
|
2010-12-13 08:23:57 +08:00
|
|
|
|
2009-08-12 04:59:47 +08:00
|
|
|
/// The tablegen AsmParser record.
|
|
|
|
Record *AsmParser;
|
|
|
|
|
2010-11-01 09:37:30 +08:00
|
|
|
/// Target - The target information.
|
|
|
|
CodeGenTarget &Target;
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
/// The classes which are needed for matching.
|
|
|
|
std::vector<ClassInfo*> Classes;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
/// The information on the matchables to match.
|
|
|
|
std::vector<MatchableInfo*> Matchables;
|
2009-08-08 15:50:56 +08:00
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
/// Info for custom matching operands by user defined methods.
|
|
|
|
std::vector<OperandMatchEntry> OperandMatchInfo;
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
/// Map of Register records to their class information.
|
|
|
|
std::map<Record*, ClassInfo*> RegisterClasses;
|
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
/// Map of Predicate records to their subtarget information.
|
|
|
|
std::map<Record*, SubtargetFeatureInfo*> SubtargetFeatures;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
/// Map of AsmOperandClass records to their class information.
|
|
|
|
std::map<Record*, ClassInfo*> AsmOperandClasses;
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
private:
|
|
|
|
/// Map of token to class information which has already been constructed.
|
|
|
|
std::map<std::string, ClassInfo*> TokenClasses;
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
/// Map of RegisterClass records to their class information.
|
|
|
|
std::map<Record*, ClassInfo*> RegisterClassClasses;
|
2009-08-08 15:50:56 +08:00
|
|
|
|
|
|
|
private:
|
|
|
|
/// getTokenClass - Lookup or create the class for the given token.
|
2010-02-09 08:34:28 +08:00
|
|
|
ClassInfo *getTokenClass(StringRef Token);
|
2009-08-08 15:50:56 +08:00
|
|
|
|
|
|
|
/// getOperandClass - Lookup or create the class for the given operand.
|
2011-01-27 03:44:55 +08:00
|
|
|
ClassInfo *getOperandClass(const CGIOperandList::OperandInfo &OI,
|
2011-10-29 06:32:53 +08:00
|
|
|
int SubOpIdx);
|
|
|
|
ClassInfo *getOperandClass(Record *Rec, int SubOpIdx);
|
2009-08-08 15:50:56 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildRegisterClasses - Build the ClassInfo* instances for register
|
2009-08-11 10:59:53 +08:00
|
|
|
/// classes.
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters);
|
2009-08-11 10:59:53 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildOperandClasses - Build the ClassInfo* instances for user defined
|
2009-08-11 10:59:53 +08:00
|
|
|
/// operand classes.
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildOperandClasses();
|
2009-08-11 10:59:53 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildInstructionOperandReference(MatchableInfo *II, StringRef OpName,
|
2011-01-27 03:44:55 +08:00
|
|
|
unsigned AsmOpIdx);
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildAliasOperandReference(MatchableInfo *II, StringRef OpName,
|
2010-11-04 10:11:18 +08:00
|
|
|
MatchableInfo::AsmOperand &Op);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
public:
|
2011-01-27 05:26:19 +08:00
|
|
|
AsmMatcherInfo(Record *AsmParser,
|
|
|
|
CodeGenTarget &Target,
|
2010-12-15 12:48:22 +08:00
|
|
|
RecordKeeper &Records);
|
2009-08-12 04:59:47 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildInfo - Construct the various tables used during matching.
|
|
|
|
void buildInfo();
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildOperandMatchInfo - Build the necessary information to handle user
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
/// defined operand parsing methods.
|
2012-04-20 01:52:32 +08:00
|
|
|
void buildOperandMatchInfo();
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
2010-10-31 04:15:02 +08:00
|
|
|
/// getSubtargetFeature - Lookup or create the subtarget feature info for the
|
|
|
|
/// given operand.
|
|
|
|
SubtargetFeatureInfo *getSubtargetFeature(Record *Def) const {
|
|
|
|
assert(Def->isSubClassOf("Predicate") && "Invalid predicate type!");
|
|
|
|
std::map<Record*, SubtargetFeatureInfo*>::const_iterator I =
|
|
|
|
SubtargetFeatures.find(Def);
|
|
|
|
return I == SubtargetFeatures.end() ? 0 : I->second;
|
|
|
|
}
|
2010-12-13 08:23:57 +08:00
|
|
|
|
2010-12-15 12:48:22 +08:00
|
|
|
RecordKeeper &getRecords() const {
|
|
|
|
return Records;
|
2010-12-13 08:23:57 +08:00
|
|
|
}
|
2009-08-08 15:50:56 +08:00
|
|
|
};
|
|
|
|
|
2012-06-11 23:37:55 +08:00
|
|
|
} // End anonymous namespace
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
void MatchableInfo::dump() {
|
2010-11-06 14:43:11 +08:00
|
|
|
errs() << TheDef->getName() << " -- " << "flattened:\"" << AsmString <<"\"\n";
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2010-11-02 09:03:43 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) {
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperand &Op = AsmOperands[i];
|
2009-08-09 13:18:30 +08:00
|
|
|
errs() << " op[" << i << "] = " << Op.Class->ClassName << " - ";
|
2010-11-04 08:57:06 +08:00
|
|
|
errs() << '\"' << Op.Token << "\"\n";
|
2009-08-07 16:26:05 +08:00
|
|
|
}
|
|
|
|
}
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2012-04-20 07:59:23 +08:00
|
|
|
static std::pair<StringRef, StringRef>
|
|
|
|
parseTwoOperandConstraint(StringRef S, SMLoc Loc) {
|
|
|
|
// Split via the '='.
|
|
|
|
std::pair<StringRef, StringRef> Ops = S.split('=');
|
|
|
|
if (Ops.second == "")
|
|
|
|
throw TGError(Loc, "missing '=' in two-operand alias constraint");
|
|
|
|
// Trim whitespace and the leading '$' on the operand names.
|
|
|
|
size_t start = Ops.first.find_first_of('$');
|
|
|
|
if (start == std::string::npos)
|
|
|
|
throw TGError(Loc, "expected '$' prefix on asm operand name");
|
|
|
|
Ops.first = Ops.first.slice(start + 1, std::string::npos);
|
|
|
|
size_t end = Ops.first.find_last_of(" \t");
|
|
|
|
Ops.first = Ops.first.slice(0, end);
|
|
|
|
// Now the second operand.
|
|
|
|
start = Ops.second.find_first_of('$');
|
|
|
|
if (start == std::string::npos)
|
|
|
|
throw TGError(Loc, "expected '$' prefix on asm operand name");
|
|
|
|
Ops.second = Ops.second.slice(start + 1, std::string::npos);
|
|
|
|
end = Ops.second.find_last_of(" \t");
|
|
|
|
Ops.first = Ops.first.slice(0, end);
|
|
|
|
return Ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
void MatchableInfo::formTwoOperandAlias(StringRef Constraint) {
|
|
|
|
// Figure out which operands are aliased and mark them as tied.
|
|
|
|
std::pair<StringRef, StringRef> Ops =
|
|
|
|
parseTwoOperandConstraint(Constraint, TheDef->getLoc());
|
|
|
|
|
|
|
|
// Find the AsmOperands that refer to the operands we're aliasing.
|
|
|
|
int SrcAsmOperand = findAsmOperandNamed(Ops.first);
|
|
|
|
int DstAsmOperand = findAsmOperandNamed(Ops.second);
|
|
|
|
if (SrcAsmOperand == -1)
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"unknown source two-operand alias operand '" +
|
|
|
|
Ops.first.str() + "'.");
|
|
|
|
if (DstAsmOperand == -1)
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"unknown destination two-operand alias operand '" +
|
|
|
|
Ops.second.str() + "'.");
|
|
|
|
|
|
|
|
// Find the ResOperand that refers to the operand we're aliasing away
|
|
|
|
// and update it to refer to the combined operand instead.
|
|
|
|
for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) {
|
|
|
|
ResOperand &Op = ResOperands[i];
|
|
|
|
if (Op.Kind == ResOperand::RenderAsmOperand &&
|
|
|
|
Op.AsmOperandNum == (unsigned)SrcAsmOperand) {
|
|
|
|
Op.AsmOperandNum = DstAsmOperand;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Remove the AsmOperand for the alias operand.
|
|
|
|
AsmOperands.erase(AsmOperands.begin() + SrcAsmOperand);
|
|
|
|
// Adjust the ResOperand references to any AsmOperands that followed
|
|
|
|
// the one we just deleted.
|
|
|
|
for (unsigned i = 0, e = ResOperands.size(); i != e; ++i) {
|
|
|
|
ResOperand &Op = ResOperands[i];
|
|
|
|
switch(Op.Kind) {
|
|
|
|
default:
|
|
|
|
// Nothing to do for operands that don't reference AsmOperands.
|
|
|
|
break;
|
|
|
|
case ResOperand::RenderAsmOperand:
|
|
|
|
if (Op.AsmOperandNum > (unsigned)SrcAsmOperand)
|
|
|
|
--Op.AsmOperandNum;
|
|
|
|
break;
|
|
|
|
case ResOperand::TiedOperand:
|
|
|
|
if (Op.TiedOperandNum > (unsigned)SrcAsmOperand)
|
|
|
|
--Op.TiedOperandNum;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void MatchableInfo::initialize(const AsmMatcherInfo &Info,
|
2012-01-07 09:33:34 +08:00
|
|
|
SmallPtrSet<Record*, 16> &SingletonRegisters,
|
|
|
|
int AsmVariantNo, std::string &RegisterPrefix) {
|
2012-01-11 01:50:43 +08:00
|
|
|
AsmVariantID = AsmVariantNo;
|
2012-01-25 05:06:59 +08:00
|
|
|
AsmString =
|
2012-01-07 09:33:34 +08:00
|
|
|
CodeGenInstruction::FlattenAsmStringVariants(AsmString, AsmVariantNo);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
tokenizeAsmString(Info);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 12:53:48 +08:00
|
|
|
// Compute the require features.
|
|
|
|
std::vector<Record*> Predicates =TheDef->getValueAsListOfDefs("Predicates");
|
|
|
|
for (unsigned i = 0, e = Predicates.size(); i != e; ++i)
|
|
|
|
if (SubtargetFeatureInfo *Feature =
|
|
|
|
Info.getSubtargetFeature(Predicates[i]))
|
|
|
|
RequiredFeatures.push_back(Feature);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 12:53:48 +08:00
|
|
|
// Collect singleton registers, if used.
|
2010-11-03 01:30:52 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) {
|
2012-01-07 09:33:34 +08:00
|
|
|
extractSingletonRegisterForAsmOperand(i, Info, RegisterPrefix);
|
|
|
|
if (Record *Reg = AsmOperands[i].SingletonReg)
|
2010-11-01 12:53:48 +08:00
|
|
|
SingletonRegisters.insert(Reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// tokenizeAsmString - Tokenize a simplified assembly string.
|
|
|
|
void MatchableInfo::tokenizeAsmString(const AsmMatcherInfo &Info) {
|
2010-11-03 01:30:52 +08:00
|
|
|
StringRef String = AsmString;
|
|
|
|
unsigned Prev = 0;
|
|
|
|
bool InTok = true;
|
|
|
|
for (unsigned i = 0, e = String.size(); i != e; ++i) {
|
|
|
|
switch (String[i]) {
|
|
|
|
case '[':
|
|
|
|
case ']':
|
|
|
|
case '*':
|
|
|
|
case '!':
|
|
|
|
case ' ':
|
|
|
|
case '\t':
|
|
|
|
case ',':
|
|
|
|
if (InTok) {
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.slice(Prev, i)));
|
2010-11-03 01:30:52 +08:00
|
|
|
InTok = false;
|
|
|
|
}
|
|
|
|
if (!isspace(String[i]) && String[i] != ',')
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.substr(i, 1)));
|
2010-11-03 01:30:52 +08:00
|
|
|
Prev = i + 1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case '\\':
|
|
|
|
if (InTok) {
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.slice(Prev, i)));
|
2010-11-03 01:30:52 +08:00
|
|
|
InTok = false;
|
|
|
|
}
|
|
|
|
++i;
|
|
|
|
assert(i != String.size() && "Invalid quoted character");
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.substr(i, 1)));
|
2010-11-03 01:30:52 +08:00
|
|
|
Prev = i + 1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case '$': {
|
2010-11-07 06:06:03 +08:00
|
|
|
if (InTok) {
|
|
|
|
AsmOperands.push_back(AsmOperand(String.slice(Prev, i)));
|
|
|
|
InTok = false;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 01:30:52 +08:00
|
|
|
// If this isn't "${", treat like a normal token.
|
|
|
|
if (i + 1 == String.size() || String[i + 1] != '{') {
|
|
|
|
Prev = i;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
StringRef::iterator End = std::find(String.begin() + i, String.end(),'}');
|
|
|
|
assert(End != String.end() && "Missing brace in operand reference!");
|
|
|
|
size_t EndPos = End - String.begin();
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.slice(i, EndPos+1)));
|
2010-11-03 01:30:52 +08:00
|
|
|
Prev = EndPos + 1;
|
|
|
|
i = EndPos;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
case '.':
|
|
|
|
if (InTok)
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.slice(Prev, i)));
|
2010-11-03 01:30:52 +08:00
|
|
|
Prev = i;
|
|
|
|
InTok = true;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
InTok = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (InTok && Prev != String.size())
|
2010-11-04 03:47:34 +08:00
|
|
|
AsmOperands.push_back(AsmOperand(String.substr(Prev)));
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 01:30:52 +08:00
|
|
|
// The first token of the instruction is the mnemonic, which must be a
|
|
|
|
// simple string, not a $foo variable or a singleton register.
|
2011-12-01 07:16:25 +08:00
|
|
|
if (AsmOperands.empty())
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"Instruction '" + TheDef->getName() + "' has no tokens");
|
2010-11-03 01:30:52 +08:00
|
|
|
Mnemonic = AsmOperands[0].Token;
|
2012-05-07 01:33:14 +08:00
|
|
|
if (Mnemonic.empty())
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"Missing instruction mnemonic");
|
2012-01-07 09:33:34 +08:00
|
|
|
// FIXME : Check and raise an error if it is a register.
|
2012-01-07 09:22:23 +08:00
|
|
|
if (Mnemonic[0] == '$')
|
2010-11-03 01:30:52 +08:00
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"Invalid instruction mnemonic '" + Mnemonic.str() + "'!");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 01:30:52 +08:00
|
|
|
// Remove the first operand, it is tracked in the mnemonic field.
|
|
|
|
AsmOperands.erase(AsmOperands.begin());
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
bool MatchableInfo::validate(StringRef CommentDelimiter, bool Hack) const {
|
2010-11-01 13:06:45 +08:00
|
|
|
// Reject matchables with no .s string.
|
2010-11-01 12:34:44 +08:00
|
|
|
if (AsmString.empty())
|
|
|
|
throw TGError(TheDef->getLoc(), "instruction with empty asm string");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
// Reject any matchables with a newline in them, they should be marked
|
2010-11-01 12:34:44 +08:00
|
|
|
// isCodeGenOnly if they are pseudo instructions.
|
|
|
|
if (AsmString.find('\n') != std::string::npos)
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"multiline instruction is not valid for the asmparser, "
|
|
|
|
"mark it isCodeGenOnly");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 12:44:29 +08:00
|
|
|
// Remove comments from the asm string. We know that the asmstring only
|
|
|
|
// has one line.
|
|
|
|
if (!CommentDelimiter.empty() &&
|
|
|
|
StringRef(AsmString).find(CommentDelimiter) != StringRef::npos)
|
|
|
|
throw TGError(TheDef->getLoc(),
|
|
|
|
"asmstring for instruction has comment character in it, "
|
|
|
|
"mark it isCodeGenOnly");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
// Reject matchables with operand modifiers, these aren't something we can
|
2011-01-21 02:38:07 +08:00
|
|
|
// handle, the target should be refactored to use operands instead of
|
|
|
|
// modifiers.
|
2010-11-01 12:34:44 +08:00
|
|
|
//
|
|
|
|
// Also, check for instructions which reference the operand multiple times;
|
|
|
|
// this implies a constraint we would not honor.
|
|
|
|
std::set<std::string> OperandNames;
|
2010-11-03 01:30:52 +08:00
|
|
|
for (unsigned i = 0, e = AsmOperands.size(); i != e; ++i) {
|
|
|
|
StringRef Tok = AsmOperands[i].Token;
|
|
|
|
if (Tok[0] == '$' && Tok.find(':') != StringRef::npos)
|
2010-11-01 12:34:44 +08:00
|
|
|
throw TGError(TheDef->getLoc(),
|
2010-11-03 01:30:52 +08:00
|
|
|
"matchable with operand modifier '" + Tok.str() +
|
2010-11-01 12:34:44 +08:00
|
|
|
"' not supported by asm matcher. Mark isCodeGenOnly!");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
// Verify that any operand is only mentioned once.
|
2010-11-03 07:18:43 +08:00
|
|
|
// We reject aliases and ignore instructions for now.
|
2010-11-03 01:30:52 +08:00
|
|
|
if (Tok[0] == '$' && !OperandNames.insert(Tok).second) {
|
2010-11-01 13:06:45 +08:00
|
|
|
if (!Hack)
|
|
|
|
throw TGError(TheDef->getLoc(),
|
2010-11-03 01:30:52 +08:00
|
|
|
"ERROR: matchable with tied operand '" + Tok.str() +
|
2010-11-01 13:06:45 +08:00
|
|
|
"' can never be matched!");
|
|
|
|
// FIXME: Should reject these. The ARM backend hits this with $lane in a
|
|
|
|
// bunch of instructions. It is unclear what the right answer is.
|
2010-11-01 12:34:44 +08:00
|
|
|
DEBUG({
|
2010-11-06 14:43:11 +08:00
|
|
|
errs() << "warning: '" << TheDef->getName() << "': "
|
2010-11-01 13:06:45 +08:00
|
|
|
<< "ignoring instruction with tied operand '"
|
2010-11-03 01:30:52 +08:00
|
|
|
<< Tok.str() << "'\n";
|
2010-11-01 12:34:44 +08:00
|
|
|
});
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 12:34:44 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-01-25 05:06:59 +08:00
|
|
|
/// extractSingletonRegisterForAsmOperand - Extract singleton register,
|
2012-01-10 05:30:46 +08:00
|
|
|
/// if present, from specified token.
|
2012-01-07 09:33:34 +08:00
|
|
|
void MatchableInfo::
|
2012-01-25 05:06:59 +08:00
|
|
|
extractSingletonRegisterForAsmOperand(unsigned OperandNo,
|
2012-01-10 05:30:46 +08:00
|
|
|
const AsmMatcherInfo &Info,
|
2012-04-12 05:02:33 +08:00
|
|
|
std::string &RegisterPrefix) {
|
2012-01-10 05:30:46 +08:00
|
|
|
StringRef Tok = AsmOperands[OperandNo].Token;
|
2012-01-07 09:33:34 +08:00
|
|
|
if (RegisterPrefix.empty()) {
|
2012-01-10 05:30:46 +08:00
|
|
|
std::string LoweredTok = Tok.lower();
|
|
|
|
if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(LoweredTok))
|
|
|
|
AsmOperands[OperandNo].SingletonReg = Reg->TheDef;
|
2012-01-07 09:33:34 +08:00
|
|
|
return;
|
2012-01-25 05:06:59 +08:00
|
|
|
}
|
2012-01-07 09:33:34 +08:00
|
|
|
|
|
|
|
if (!Tok.startswith(RegisterPrefix))
|
|
|
|
return;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-01-07 09:33:34 +08:00
|
|
|
StringRef RegName = Tok.substr(RegisterPrefix.size());
|
2010-11-03 02:10:06 +08:00
|
|
|
if (const CodeGenRegister *Reg = Info.Target.getRegisterByName(RegName))
|
2012-01-10 05:30:46 +08:00
|
|
|
AsmOperands[OperandNo].SingletonReg = Reg->TheDef;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 09:47:07 +08:00
|
|
|
// If there is no register prefix (i.e. "%" in "%eax"), then this may
|
|
|
|
// be some random non-register token, just ignore it.
|
2012-01-07 09:33:34 +08:00
|
|
|
return;
|
2010-11-01 09:37:30 +08:00
|
|
|
}
|
|
|
|
|
2010-02-09 08:34:28 +08:00
|
|
|
static std::string getEnumNameForToken(StringRef Str) {
|
2009-08-08 15:50:56 +08:00
|
|
|
std::string Res;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
for (StringRef::iterator it = Str.begin(), ie = Str.end(); it != ie; ++it) {
|
|
|
|
switch (*it) {
|
|
|
|
case '*': Res += "_STAR_"; break;
|
|
|
|
case '%': Res += "_PCT_"; break;
|
|
|
|
case ':': Res += "_COLON_"; break;
|
2010-11-19 07:36:54 +08:00
|
|
|
case '!': Res += "_EXCLAIM_"; break;
|
2011-01-22 17:44:32 +08:00
|
|
|
case '.': Res += "_DOT_"; break;
|
2009-08-08 15:50:56 +08:00
|
|
|
default:
|
2010-11-01 03:10:56 +08:00
|
|
|
if (isalnum(*it))
|
2009-08-08 15:50:56 +08:00
|
|
|
Res += *it;
|
2010-11-01 03:10:56 +08:00
|
|
|
else
|
2009-08-08 15:50:56 +08:00
|
|
|
Res += "_" + utostr((unsigned) *it) + "_";
|
|
|
|
}
|
|
|
|
}
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
return Res;
|
|
|
|
}
|
|
|
|
|
2010-02-09 08:34:28 +08:00
|
|
|
ClassInfo *AsmMatcherInfo::getTokenClass(StringRef Token) {
|
2009-08-08 15:50:56 +08:00
|
|
|
ClassInfo *&Entry = TokenClasses[Token];
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
if (!Entry) {
|
|
|
|
Entry = new ClassInfo();
|
|
|
|
Entry->Kind = ClassInfo::Token;
|
2009-08-09 13:18:30 +08:00
|
|
|
Entry->ClassName = "Token";
|
2009-08-08 15:50:56 +08:00
|
|
|
Entry->Name = "MCK_" + getEnumNameForToken(Token);
|
|
|
|
Entry->ValueName = Token;
|
|
|
|
Entry->PredicateMethod = "<invalid>";
|
|
|
|
Entry->RenderMethod = "<invalid>";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
Entry->ParserMethod = "";
|
2012-06-23 07:56:44 +08:00
|
|
|
Entry->DiagnosticType = "";
|
2009-08-08 15:50:56 +08:00
|
|
|
Classes.push_back(Entry);
|
|
|
|
}
|
|
|
|
|
|
|
|
return Entry;
|
|
|
|
}
|
|
|
|
|
|
|
|
ClassInfo *
|
2011-01-27 03:44:55 +08:00
|
|
|
AsmMatcherInfo::getOperandClass(const CGIOperandList::OperandInfo &OI,
|
|
|
|
int SubOpIdx) {
|
|
|
|
Record *Rec = OI.Rec;
|
|
|
|
if (SubOpIdx != -1)
|
2011-07-30 06:43:06 +08:00
|
|
|
Rec = dynamic_cast<DefInit*>(OI.MIOperandInfo->getArg(SubOpIdx))->getDef();
|
2011-10-29 06:32:53 +08:00
|
|
|
return getOperandClass(Rec, SubOpIdx);
|
|
|
|
}
|
2011-01-27 03:44:55 +08:00
|
|
|
|
2011-10-29 06:32:53 +08:00
|
|
|
ClassInfo *
|
|
|
|
AsmMatcherInfo::getOperandClass(Record *Rec, int SubOpIdx) {
|
2011-06-28 05:06:21 +08:00
|
|
|
if (Rec->isSubClassOf("RegisterOperand")) {
|
|
|
|
// RegisterOperand may have an associated ParserMatchClass. If it does,
|
|
|
|
// use it, else just fall back to the underlying register class.
|
|
|
|
const RecordVal *R = Rec->getValue("ParserMatchClass");
|
|
|
|
if (R == 0 || R->getValue() == 0)
|
|
|
|
throw "Record `" + Rec->getName() +
|
|
|
|
"' does not have a ParserMatchClass!\n";
|
|
|
|
|
2011-07-30 06:43:06 +08:00
|
|
|
if (DefInit *DI= dynamic_cast<DefInit*>(R->getValue())) {
|
2011-06-28 05:06:21 +08:00
|
|
|
Record *MatchClass = DI->getDef();
|
|
|
|
if (ClassInfo *CI = AsmOperandClasses[MatchClass])
|
|
|
|
return CI;
|
|
|
|
}
|
|
|
|
|
|
|
|
// No custom match class. Just use the register class.
|
|
|
|
Record *ClassRec = Rec->getValueAsDef("RegClass");
|
|
|
|
if (!ClassRec)
|
|
|
|
throw TGError(Rec->getLoc(), "RegisterOperand `" + Rec->getName() +
|
|
|
|
"' has no associated register class!\n");
|
|
|
|
if (ClassInfo *CI = RegisterClassClasses[ClassRec])
|
|
|
|
return CI;
|
|
|
|
throw TGError(Rec->getLoc(), "register class has no class info!");
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
if (Rec->isSubClassOf("RegisterClass")) {
|
|
|
|
if (ClassInfo *CI = RegisterClassClasses[Rec])
|
2010-11-03 02:10:06 +08:00
|
|
|
return CI;
|
2011-01-27 03:44:55 +08:00
|
|
|
throw TGError(Rec->getLoc(), "register class has no class info!");
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
2009-08-11 02:41:10 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
assert(Rec->isSubClassOf("Operand") && "Unexpected operand!");
|
|
|
|
Record *MatchClass = Rec->getValueAsDef("ParserMatchClass");
|
2010-11-03 02:10:06 +08:00
|
|
|
if (ClassInfo *CI = AsmOperandClasses[MatchClass])
|
|
|
|
return CI;
|
2009-08-08 15:50:56 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
throw TGError(Rec->getLoc(), "operand has no match class!");
|
2009-08-11 02:41:10 +08:00
|
|
|
}
|
|
|
|
|
2010-11-01 09:47:07 +08:00
|
|
|
void AsmMatcherInfo::
|
2012-04-20 01:52:32 +08:00
|
|
|
buildRegisterClasses(SmallPtrSet<Record*, 16> &SingletonRegisters) {
|
2011-06-18 12:26:06 +08:00
|
|
|
const std::vector<CodeGenRegister*> &Registers =
|
|
|
|
Target.getRegBank().getRegisters();
|
2011-09-30 06:28:37 +08:00
|
|
|
ArrayRef<CodeGenRegisterClass*> RegClassList =
|
|
|
|
Target.getRegBank().getRegClasses();
|
2009-08-11 02:41:10 +08:00
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
// The register sets used for matching.
|
|
|
|
std::set< std::set<Record*> > RegisterSets;
|
|
|
|
|
2010-10-30 06:13:48 +08:00
|
|
|
// Gather the defined sets.
|
2011-09-30 06:28:37 +08:00
|
|
|
for (ArrayRef<CodeGenRegisterClass*>::const_iterator it =
|
2010-11-03 02:10:06 +08:00
|
|
|
RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it)
|
2011-09-30 06:28:37 +08:00
|
|
|
RegisterSets.insert(std::set<Record*>(
|
|
|
|
(*it)->getOrder().begin(), (*it)->getOrder().end()));
|
2009-08-12 07:23:44 +08:00
|
|
|
|
|
|
|
// Add any required singleton sets.
|
2010-11-01 09:47:07 +08:00
|
|
|
for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(),
|
|
|
|
ie = SingletonRegisters.end(); it != ie; ++it) {
|
|
|
|
Record *Rec = *it;
|
|
|
|
RegisterSets.insert(std::set<Record*>(&Rec, &Rec + 1));
|
|
|
|
}
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
// Introduce derived sets where necessary (when a register does not determine
|
|
|
|
// a unique register set class), and build the mapping of registers to the set
|
|
|
|
// they should classify to.
|
|
|
|
std::map<Record*, std::set<Record*> > RegisterMap;
|
2011-06-18 12:26:06 +08:00
|
|
|
for (std::vector<CodeGenRegister*>::const_iterator it = Registers.begin(),
|
2009-08-11 10:59:53 +08:00
|
|
|
ie = Registers.end(); it != ie; ++it) {
|
2011-06-18 12:26:06 +08:00
|
|
|
const CodeGenRegister &CGR = **it;
|
2009-08-11 10:59:53 +08:00
|
|
|
// Compute the intersection of all sets containing this register.
|
|
|
|
std::set<Record*> ContainingSet;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
for (std::set< std::set<Record*> >::iterator it = RegisterSets.begin(),
|
|
|
|
ie = RegisterSets.end(); it != ie; ++it) {
|
|
|
|
if (!it->count(CGR.TheDef))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (ContainingSet.empty()) {
|
|
|
|
ContainingSet = *it;
|
2010-11-03 02:10:06 +08:00
|
|
|
continue;
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 02:10:06 +08:00
|
|
|
std::set<Record*> Tmp;
|
|
|
|
std::swap(Tmp, ContainingSet);
|
|
|
|
std::insert_iterator< std::set<Record*> > II(ContainingSet,
|
|
|
|
ContainingSet.begin());
|
|
|
|
std::set_intersection(Tmp.begin(), Tmp.end(), it->begin(), it->end(), II);
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!ContainingSet.empty()) {
|
|
|
|
RegisterSets.insert(ContainingSet);
|
|
|
|
RegisterMap.insert(std::make_pair(CGR.TheDef, ContainingSet));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Construct the register classes.
|
|
|
|
std::map<std::set<Record*>, ClassInfo*> RegisterSetClasses;
|
|
|
|
unsigned Index = 0;
|
|
|
|
for (std::set< std::set<Record*> >::iterator it = RegisterSets.begin(),
|
|
|
|
ie = RegisterSets.end(); it != ie; ++it, ++Index) {
|
|
|
|
ClassInfo *CI = new ClassInfo();
|
|
|
|
CI->Kind = ClassInfo::RegisterClass0 + Index;
|
|
|
|
CI->ClassName = "Reg" + utostr(Index);
|
|
|
|
CI->Name = "MCK_Reg" + utostr(Index);
|
|
|
|
CI->ValueName = "";
|
|
|
|
CI->PredicateMethod = ""; // unused
|
|
|
|
CI->RenderMethod = "addRegOperands";
|
2009-08-12 04:10:07 +08:00
|
|
|
CI->Registers = *it;
|
2012-06-23 07:56:44 +08:00
|
|
|
// FIXME: diagnostic type.
|
|
|
|
CI->DiagnosticType = "";
|
2009-08-11 10:59:53 +08:00
|
|
|
Classes.push_back(CI);
|
|
|
|
RegisterSetClasses.insert(std::make_pair(*it, CI));
|
|
|
|
}
|
|
|
|
|
|
|
|
// Find the superclasses; we could compute only the subgroup lattice edges,
|
|
|
|
// but there isn't really a point.
|
|
|
|
for (std::set< std::set<Record*> >::iterator it = RegisterSets.begin(),
|
|
|
|
ie = RegisterSets.end(); it != ie; ++it) {
|
|
|
|
ClassInfo *CI = RegisterSetClasses[*it];
|
|
|
|
for (std::set< std::set<Record*> >::iterator it2 = RegisterSets.begin(),
|
|
|
|
ie2 = RegisterSets.end(); it2 != ie2; ++it2)
|
2010-10-30 06:13:48 +08:00
|
|
|
if (*it != *it2 &&
|
2009-08-11 10:59:53 +08:00
|
|
|
std::includes(it2->begin(), it2->end(), it->begin(), it->end()))
|
|
|
|
CI->SuperClasses.push_back(RegisterSetClasses[*it2]);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Name the register classes which correspond to a user defined RegisterClass.
|
2011-09-30 06:28:37 +08:00
|
|
|
for (ArrayRef<CodeGenRegisterClass*>::const_iterator
|
2010-11-03 02:10:06 +08:00
|
|
|
it = RegClassList.begin(), ie = RegClassList.end(); it != ie; ++it) {
|
2011-09-30 06:28:37 +08:00
|
|
|
const CodeGenRegisterClass &RC = **it;
|
2011-10-04 23:28:08 +08:00
|
|
|
// Def will be NULL for non-user defined register classes.
|
|
|
|
Record *Def = RC.getDef();
|
|
|
|
if (!Def)
|
|
|
|
continue;
|
2011-09-30 06:28:37 +08:00
|
|
|
ClassInfo *CI = RegisterSetClasses[std::set<Record*>(RC.getOrder().begin(),
|
|
|
|
RC.getOrder().end())];
|
2009-08-11 10:59:53 +08:00
|
|
|
if (CI->ValueName.empty()) {
|
2011-09-30 06:28:37 +08:00
|
|
|
CI->ClassName = RC.getName();
|
|
|
|
CI->Name = "MCK_" + RC.getName();
|
|
|
|
CI->ValueName = RC.getName();
|
2009-08-11 10:59:53 +08:00
|
|
|
} else
|
2011-09-30 06:28:37 +08:00
|
|
|
CI->ValueName = CI->ValueName + "," + RC.getName();
|
2009-08-11 10:59:53 +08:00
|
|
|
|
2011-10-04 23:28:08 +08:00
|
|
|
RegisterClassClasses.insert(std::make_pair(Def, CI));
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Populate the map for individual registers.
|
|
|
|
for (std::map<Record*, std::set<Record*> >::iterator it = RegisterMap.begin(),
|
|
|
|
ie = RegisterMap.end(); it != ie; ++it)
|
2010-11-03 02:10:06 +08:00
|
|
|
RegisterClasses[it->first] = RegisterSetClasses[it->second];
|
2009-08-12 07:23:44 +08:00
|
|
|
|
|
|
|
// Name the register classes which correspond to singleton registers.
|
2010-11-01 09:47:07 +08:00
|
|
|
for (SmallPtrSet<Record*, 16>::iterator it = SingletonRegisters.begin(),
|
|
|
|
ie = SingletonRegisters.end(); it != ie; ++it) {
|
|
|
|
Record *Rec = *it;
|
2010-11-03 02:10:06 +08:00
|
|
|
ClassInfo *CI = RegisterClasses[Rec];
|
2010-11-01 09:47:07 +08:00
|
|
|
assert(CI && "Missing singleton register class info!");
|
|
|
|
|
|
|
|
if (CI->ValueName.empty()) {
|
|
|
|
CI->ClassName = Rec->getName();
|
|
|
|
CI->Name = "MCK_" + Rec->getName();
|
|
|
|
CI->ValueName = Rec->getName();
|
|
|
|
} else
|
|
|
|
CI->ValueName = CI->ValueName + "," + Rec->getName();
|
2009-08-12 07:23:44 +08:00
|
|
|
}
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void AsmMatcherInfo::buildOperandClasses() {
|
2010-11-02 07:57:23 +08:00
|
|
|
std::vector<Record*> AsmOperands =
|
|
|
|
Records.getAllDerivedDefinitions("AsmOperandClass");
|
2010-01-30 09:02:37 +08:00
|
|
|
|
|
|
|
// Pre-populate AsmOperandClasses map.
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<Record*>::iterator it = AsmOperands.begin(),
|
2010-01-30 09:02:37 +08:00
|
|
|
ie = AsmOperands.end(); it != ie; ++it)
|
|
|
|
AsmOperandClasses[*it] = new ClassInfo();
|
|
|
|
|
2009-08-11 02:41:10 +08:00
|
|
|
unsigned Index = 0;
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<Record*>::iterator it = AsmOperands.begin(),
|
2009-08-11 02:41:10 +08:00
|
|
|
ie = AsmOperands.end(); it != ie; ++it, ++Index) {
|
2010-01-30 09:02:37 +08:00
|
|
|
ClassInfo *CI = AsmOperandClasses[*it];
|
2009-08-11 02:41:10 +08:00
|
|
|
CI->Kind = ClassInfo::UserClass0 + Index;
|
|
|
|
|
2011-07-30 06:43:06 +08:00
|
|
|
ListInit *Supers = (*it)->getValueAsListInit("SuperClasses");
|
2010-05-23 05:02:29 +08:00
|
|
|
for (unsigned i = 0, e = Supers->getSize(); i != e; ++i) {
|
2011-07-30 06:43:06 +08:00
|
|
|
DefInit *DI = dynamic_cast<DefInit*>(Supers->getElement(i));
|
2010-05-23 05:02:29 +08:00
|
|
|
if (!DI) {
|
|
|
|
PrintError((*it)->getLoc(), "Invalid super class reference!");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
ClassInfo *SC = AsmOperandClasses[DI->getDef()];
|
|
|
|
if (!SC)
|
2009-08-11 02:41:10 +08:00
|
|
|
PrintError((*it)->getLoc(), "Invalid super class reference!");
|
2009-08-11 10:59:53 +08:00
|
|
|
else
|
|
|
|
CI->SuperClasses.push_back(SC);
|
2009-08-08 15:50:56 +08:00
|
|
|
}
|
2009-08-11 02:41:10 +08:00
|
|
|
CI->ClassName = (*it)->getValueAsString("Name");
|
|
|
|
CI->Name = "MCK_" + CI->ClassName;
|
|
|
|
CI->ValueName = (*it)->getName();
|
2009-08-11 05:00:45 +08:00
|
|
|
|
|
|
|
// Get or construct the predicate method name.
|
2011-07-30 06:43:06 +08:00
|
|
|
Init *PMName = (*it)->getValueInit("PredicateMethod");
|
|
|
|
if (StringInit *SI = dynamic_cast<StringInit*>(PMName)) {
|
2009-08-11 05:00:45 +08:00
|
|
|
CI->PredicateMethod = SI->getValue();
|
|
|
|
} else {
|
2011-07-30 06:43:06 +08:00
|
|
|
assert(dynamic_cast<UnsetInit*>(PMName) &&
|
2009-08-11 05:00:45 +08:00
|
|
|
"Unexpected PredicateMethod field!");
|
|
|
|
CI->PredicateMethod = "is" + CI->ClassName;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Get or construct the render method name.
|
2011-07-30 06:43:06 +08:00
|
|
|
Init *RMName = (*it)->getValueInit("RenderMethod");
|
|
|
|
if (StringInit *SI = dynamic_cast<StringInit*>(RMName)) {
|
2009-08-11 05:00:45 +08:00
|
|
|
CI->RenderMethod = SI->getValue();
|
|
|
|
} else {
|
2011-07-30 06:43:06 +08:00
|
|
|
assert(dynamic_cast<UnsetInit*>(RMName) &&
|
2009-08-11 05:00:45 +08:00
|
|
|
"Unexpected RenderMethod field!");
|
|
|
|
CI->RenderMethod = "add" + CI->ClassName + "Operands";
|
|
|
|
}
|
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// Get the parse method name or leave it as empty.
|
2011-07-30 06:43:06 +08:00
|
|
|
Init *PRMName = (*it)->getValueInit("ParserMethod");
|
|
|
|
if (StringInit *SI = dynamic_cast<StringInit*>(PRMName))
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
CI->ParserMethod = SI->getValue();
|
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
// Get the diagnostic type or leave it as empty.
|
|
|
|
// Get the parse method name or leave it as empty.
|
|
|
|
Init *DiagnosticType = (*it)->getValueInit("DiagnosticType");
|
|
|
|
if (StringInit *SI = dynamic_cast<StringInit*>(DiagnosticType))
|
|
|
|
CI->DiagnosticType = SI->getValue();
|
|
|
|
|
2009-08-11 02:41:10 +08:00
|
|
|
AsmOperandClasses[*it] = CI;
|
|
|
|
Classes.push_back(CI);
|
2009-08-08 15:50:56 +08:00
|
|
|
}
|
2009-08-11 10:59:53 +08:00
|
|
|
}
|
|
|
|
|
2011-01-27 05:26:19 +08:00
|
|
|
AsmMatcherInfo::AsmMatcherInfo(Record *asmParser,
|
|
|
|
CodeGenTarget &target,
|
2010-12-15 12:48:22 +08:00
|
|
|
RecordKeeper &records)
|
2012-01-07 09:33:34 +08:00
|
|
|
: Records(records), AsmParser(asmParser), Target(target) {
|
2009-08-12 04:59:47 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildOperandMatchInfo - Build the necessary information to handle user
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
/// defined operand parsing methods.
|
2012-04-20 01:52:32 +08:00
|
|
|
void AsmMatcherInfo::buildOperandMatchInfo() {
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
2012-04-19 07:46:25 +08:00
|
|
|
/// Map containing a mask with all operands indices that can be found for
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
/// that class inside a instruction.
|
|
|
|
std::map<ClassInfo*, unsigned> OpClassMask;
|
|
|
|
|
|
|
|
for (std::vector<MatchableInfo*>::const_iterator it =
|
|
|
|
Matchables.begin(), ie = Matchables.end();
|
|
|
|
it != ie; ++it) {
|
|
|
|
MatchableInfo &II = **it;
|
|
|
|
OpClassMask.clear();
|
|
|
|
|
|
|
|
// Keep track of all operands of this instructions which belong to the
|
|
|
|
// same class.
|
|
|
|
for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) {
|
|
|
|
MatchableInfo::AsmOperand &Op = II.AsmOperands[i];
|
|
|
|
if (Op.Class->ParserMethod.empty())
|
|
|
|
continue;
|
|
|
|
unsigned &OperandMask = OpClassMask[Op.Class];
|
|
|
|
OperandMask |= (1 << i);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Generate operand match info for each mnemonic/operand class pair.
|
|
|
|
for (std::map<ClassInfo*, unsigned>::iterator iit = OpClassMask.begin(),
|
|
|
|
iie = OpClassMask.end(); iit != iie; ++iit) {
|
|
|
|
unsigned OpMask = iit->second;
|
|
|
|
ClassInfo *CI = iit->first;
|
2012-04-20 01:52:32 +08:00
|
|
|
OperandMatchInfo.push_back(OperandMatchEntry::create(&II, CI, OpMask));
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void AsmMatcherInfo::buildInfo() {
|
2010-10-31 04:07:57 +08:00
|
|
|
// Build information about all of the AssemblerPredicates.
|
|
|
|
std::vector<Record*> AllPredicates =
|
|
|
|
Records.getAllDerivedDefinitions("Predicate");
|
|
|
|
for (unsigned i = 0, e = AllPredicates.size(); i != e; ++i) {
|
|
|
|
Record *Pred = AllPredicates[i];
|
|
|
|
// Ignore predicates that are not intended for the assembler.
|
|
|
|
if (!Pred->getValueAsBit("AssemblerMatcherPredicate"))
|
|
|
|
continue;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 12:44:29 +08:00
|
|
|
if (Pred->getName().empty())
|
|
|
|
throw TGError(Pred->getLoc(), "Predicate has no name!");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 04:07:57 +08:00
|
|
|
unsigned FeatureNo = SubtargetFeatures.size();
|
|
|
|
SubtargetFeatures[Pred] = new SubtargetFeatureInfo(Pred, FeatureNo);
|
|
|
|
assert(FeatureNo < 32 && "Too many subtarget features!");
|
|
|
|
}
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-11-01 03:10:56 +08:00
|
|
|
// Parse the instructions; we need to do this first so that we can gather the
|
|
|
|
// singleton register classes.
|
2010-11-01 09:47:07 +08:00
|
|
|
SmallPtrSet<Record*, 16> SingletonRegisters;
|
2012-01-10 03:13:28 +08:00
|
|
|
unsigned VariantCount = Target.getAsmParserVariantCount();
|
|
|
|
for (unsigned VC = 0; VC != VariantCount; ++VC) {
|
|
|
|
Record *AsmVariant = Target.getAsmParserVariant(VC);
|
2012-04-17 08:01:04 +08:00
|
|
|
std::string CommentDelimiter =
|
|
|
|
AsmVariant->getValueAsString("CommentDelimiter");
|
2012-01-10 03:13:28 +08:00
|
|
|
std::string RegisterPrefix = AsmVariant->getValueAsString("RegisterPrefix");
|
|
|
|
int AsmVariantNo = AsmVariant->getValueAsInt("Variant");
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
for (CodeGenTarget::inst_iterator I = Target.inst_begin(),
|
2012-04-12 05:02:33 +08:00
|
|
|
E = Target.inst_end(); I != E; ++I) {
|
2012-01-10 03:13:28 +08:00
|
|
|
const CodeGenInstruction &CGI = **I;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// If the tblgen -match-prefix option is specified (for tblgen hackers),
|
|
|
|
// filter the set of instructions we consider.
|
|
|
|
if (!StringRef(CGI.TheDef->getName()).startswith(MatchPrefix))
|
2012-04-12 05:02:33 +08:00
|
|
|
continue;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Ignore "codegen only" instructions.
|
|
|
|
if (CGI.TheDef->getValueAsBit("isCodeGenOnly"))
|
2012-04-12 05:02:33 +08:00
|
|
|
continue;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Validate the operand list to ensure we can handle this instruction.
|
|
|
|
for (unsigned i = 0, e = CGI.Operands.size(); i != e; ++i) {
|
2012-04-12 05:02:33 +08:00
|
|
|
const CGIOperandList::OperandInfo &OI = CGI.Operands[i];
|
|
|
|
|
|
|
|
// Validate tied operands.
|
|
|
|
if (OI.getTiedRegister() != -1) {
|
|
|
|
// If we have a tied operand that consists of multiple MCOperands,
|
|
|
|
// reject it. We reject aliases and ignore instructions for now.
|
|
|
|
if (OI.MINumOperands != 1) {
|
|
|
|
// FIXME: Should reject these. The ARM backend hits this with $lane
|
2012-04-17 08:01:04 +08:00
|
|
|
// in a bunch of instructions. The right answer is unclear.
|
2012-04-12 05:02:33 +08:00
|
|
|
DEBUG({
|
|
|
|
errs() << "warning: '" << CGI.TheDef->getName() << "': "
|
2012-04-17 08:01:04 +08:00
|
|
|
<< "ignoring instruction with multi-operand tied operand '"
|
|
|
|
<< OI.Name << "'\n";
|
2012-04-12 05:02:33 +08:00
|
|
|
});
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
2010-11-04 08:43:46 +08:00
|
|
|
}
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
OwningPtr<MatchableInfo> II(new MatchableInfo(CGI));
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix);
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Ignore instructions which shouldn't be matched and diagnose invalid
|
|
|
|
// instruction definitions with an error.
|
2012-04-20 01:52:32 +08:00
|
|
|
if (!II->validate(CommentDelimiter, true))
|
2012-04-12 05:02:33 +08:00
|
|
|
continue;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Ignore "Int_*" and "*_Int" instructions, which are internal aliases.
|
|
|
|
//
|
|
|
|
// FIXME: This is a total hack.
|
|
|
|
if (StringRef(II->TheDef->getName()).startswith("Int_") ||
|
2012-04-12 05:02:33 +08:00
|
|
|
StringRef(II->TheDef->getName()).endswith("_Int"))
|
|
|
|
continue;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
Matchables.push_back(II.take());
|
|
|
|
}
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Parse all of the InstAlias definitions and stick them in the list of
|
|
|
|
// matchables.
|
|
|
|
std::vector<Record*> AllInstAliases =
|
|
|
|
Records.getAllDerivedDefinitions("InstAlias");
|
|
|
|
for (unsigned i = 0, e = AllInstAliases.size(); i != e; ++i) {
|
|
|
|
CodeGenInstAlias *Alias = new CodeGenInstAlias(AllInstAliases[i], Target);
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// If the tblgen -match-prefix option is specified (for tblgen hackers),
|
|
|
|
// filter the set of instruction aliases we consider, based on the target
|
|
|
|
// instruction.
|
2012-04-17 08:01:04 +08:00
|
|
|
if (!StringRef(Alias->ResultInst->TheDef->getName())
|
|
|
|
.startswith( MatchPrefix))
|
2012-04-12 05:02:33 +08:00
|
|
|
continue;
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
OwningPtr<MatchableInfo> II(new MatchableInfo(Alias));
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
II->initialize(*this, SingletonRegisters, AsmVariantNo, RegisterPrefix);
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
// Validate the alias definitions.
|
2012-04-20 01:52:32 +08:00
|
|
|
II->validate(CommentDelimiter, false);
|
2012-01-25 05:06:59 +08:00
|
|
|
|
2012-01-10 03:13:28 +08:00
|
|
|
Matchables.push_back(II.take());
|
2010-11-04 08:43:46 +08:00
|
|
|
}
|
2010-11-01 12:05:41 +08:00
|
|
|
}
|
2010-11-01 12:03:32 +08:00
|
|
|
|
2009-08-12 07:23:44 +08:00
|
|
|
// Build info for the register classes.
|
2012-04-20 01:52:32 +08:00
|
|
|
buildRegisterClasses(SingletonRegisters);
|
2009-08-12 07:23:44 +08:00
|
|
|
|
|
|
|
// Build info for the user defined assembly operand classes.
|
2012-04-20 01:52:32 +08:00
|
|
|
buildOperandClasses();
|
2009-08-12 07:23:44 +08:00
|
|
|
|
2010-11-04 08:57:06 +08:00
|
|
|
// Build the information about matchables, now that we have fully formed
|
|
|
|
// classes.
|
2012-04-20 07:59:23 +08:00
|
|
|
std::vector<MatchableInfo*> NewMatchables;
|
2010-11-01 13:06:45 +08:00
|
|
|
for (std::vector<MatchableInfo*>::iterator it = Matchables.begin(),
|
|
|
|
ie = Matchables.end(); it != ie; ++it) {
|
|
|
|
MatchableInfo *II = *it;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 05:01:37 +08:00
|
|
|
// Parse the tokens after the mnemonic.
|
2012-04-20 01:52:32 +08:00
|
|
|
// Note: buildInstructionOperandReference may insert new AsmOperands, so
|
2011-01-27 03:44:55 +08:00
|
|
|
// don't precompute the loop bound.
|
|
|
|
for (unsigned i = 0; i != II->AsmOperands.size(); ++i) {
|
2010-11-04 03:47:34 +08:00
|
|
|
MatchableInfo::AsmOperand &Op = II->AsmOperands[i];
|
2010-11-03 01:30:52 +08:00
|
|
|
StringRef Token = Op.Token;
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2009-08-12 07:23:44 +08:00
|
|
|
// Check for singleton registers.
|
2012-01-07 09:33:34 +08:00
|
|
|
if (Record *RegRecord = II->AsmOperands[i].SingletonReg) {
|
2010-11-03 01:30:52 +08:00
|
|
|
Op.Class = RegisterClasses[RegRecord];
|
2010-11-01 09:37:30 +08:00
|
|
|
assert(Op.Class && Op.Class->Registers.size() == 1 &&
|
|
|
|
"Unexpected class for singleton register");
|
|
|
|
continue;
|
2009-08-12 07:23:44 +08:00
|
|
|
}
|
|
|
|
|
2009-08-07 16:26:05 +08:00
|
|
|
// Check for simple tokens.
|
|
|
|
if (Token[0] != '$') {
|
2010-11-03 01:30:52 +08:00
|
|
|
Op.Class = getTokenClass(Token);
|
2009-08-07 16:26:05 +08:00
|
|
|
continue;
|
|
|
|
}
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2010-11-07 06:06:03 +08:00
|
|
|
if (Token.size() > 1 && isdigit(Token[1])) {
|
|
|
|
Op.Class = getTokenClass(Token);
|
|
|
|
continue;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 10:11:18 +08:00
|
|
|
// Otherwise this is an operand reference.
|
2010-11-04 09:58:23 +08:00
|
|
|
StringRef OperandName;
|
|
|
|
if (Token[1] == '{')
|
|
|
|
OperandName = Token.substr(2, Token.size() - 3);
|
|
|
|
else
|
|
|
|
OperandName = Token.substr(1);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 10:11:18 +08:00
|
|
|
if (II->DefRec.is<const CodeGenInstruction*>())
|
2012-04-20 01:52:32 +08:00
|
|
|
buildInstructionOperandReference(II, OperandName, i);
|
2010-11-04 10:11:18 +08:00
|
|
|
else
|
2012-04-20 01:52:32 +08:00
|
|
|
buildAliasOperandReference(II, OperandName, Op);
|
2009-08-05 04:36:45 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-04-20 07:59:23 +08:00
|
|
|
if (II->DefRec.is<const CodeGenInstruction*>()) {
|
2012-04-20 01:52:32 +08:00
|
|
|
II->buildInstructionResultOperands();
|
2012-04-20 07:59:23 +08:00
|
|
|
// If the instruction has a two-operand alias, build up the
|
|
|
|
// matchable here. We'll add them in bulk at the end to avoid
|
|
|
|
// confusing this loop.
|
|
|
|
std::string Constraint =
|
|
|
|
II->TheDef->getValueAsString("TwoOperandAliasConstraint");
|
|
|
|
if (Constraint != "") {
|
|
|
|
// Start by making a copy of the original matchable.
|
|
|
|
OwningPtr<MatchableInfo> AliasII(new MatchableInfo(*II));
|
|
|
|
|
|
|
|
// Adjust it to be a two-operand alias.
|
|
|
|
AliasII->formTwoOperandAlias(Constraint);
|
|
|
|
|
|
|
|
// Add the alias to the matchables list.
|
|
|
|
NewMatchables.push_back(AliasII.take());
|
|
|
|
}
|
|
|
|
} else
|
2012-04-20 01:52:32 +08:00
|
|
|
II->buildAliasResultOperands();
|
2009-08-07 16:26:05 +08:00
|
|
|
}
|
2012-04-20 07:59:23 +08:00
|
|
|
if (!NewMatchables.empty())
|
|
|
|
Matchables.insert(Matchables.end(), NewMatchables.begin(),
|
|
|
|
NewMatchables.end());
|
2009-08-09 15:20:21 +08:00
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
// Process token alias definitions and set up the associated superclass
|
|
|
|
// information.
|
|
|
|
std::vector<Record*> AllTokenAliases =
|
|
|
|
Records.getAllDerivedDefinitions("TokenAlias");
|
|
|
|
for (unsigned i = 0, e = AllTokenAliases.size(); i != e; ++i) {
|
|
|
|
Record *Rec = AllTokenAliases[i];
|
|
|
|
ClassInfo *FromClass = getTokenClass(Rec->getValueAsString("FromToken"));
|
|
|
|
ClassInfo *ToClass = getTokenClass(Rec->getValueAsString("ToToken"));
|
2012-04-18 05:23:52 +08:00
|
|
|
if (FromClass == ToClass)
|
|
|
|
throw TGError(Rec->getLoc(),
|
|
|
|
"error: Destination value identical to source value.");
|
2011-12-07 07:43:54 +08:00
|
|
|
FromClass->SuperClasses.push_back(ToClass);
|
|
|
|
}
|
|
|
|
|
2011-04-15 13:18:47 +08:00
|
|
|
// Reorder classes so that classes precede super classes.
|
2009-08-09 15:20:21 +08:00
|
|
|
std::sort(Classes.begin(), Classes.end(), less_ptr<ClassInfo>());
|
2009-08-07 16:26:05 +08:00
|
|
|
}
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildInstructionOperandReference - The specified operand is a reference to a
|
2010-11-04 08:57:06 +08:00
|
|
|
/// named operand such as $src. Resolve the Class and OperandInfo pointers.
|
|
|
|
void AsmMatcherInfo::
|
2012-04-20 01:52:32 +08:00
|
|
|
buildInstructionOperandReference(MatchableInfo *II,
|
2010-11-04 09:58:23 +08:00
|
|
|
StringRef OperandName,
|
2011-01-27 03:44:55 +08:00
|
|
|
unsigned AsmOpIdx) {
|
2010-11-04 10:11:18 +08:00
|
|
|
const CodeGenInstruction &CGI = *II->DefRec.get<const CodeGenInstruction*>();
|
|
|
|
const CGIOperandList &Operands = CGI.Operands;
|
2011-01-27 03:44:55 +08:00
|
|
|
MatchableInfo::AsmOperand *Op = &II->AsmOperands[AsmOpIdx];
|
2011-01-27 05:26:19 +08:00
|
|
|
|
Reimplement BuildResultOperands to be in terms of the result instruction's
operand list instead of the operand list redundantly declared on the alias
or instruction.
With this change, we finally remove the ins/outs list on the alias. Before:
def : InstAlias<(outs GR16:$dst), (ins GR8 :$src),
"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
After:
def : InstAlias<"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
This also makes the alias mechanism more general and powerful, which will
be exploited in subsequent patches.
llvm-svn: 118329
2010-11-06 15:14:44 +08:00
|
|
|
// Map this token to an operand.
|
2010-11-04 08:57:06 +08:00
|
|
|
unsigned Idx;
|
|
|
|
if (!Operands.hasOperandNamed(OperandName, Idx))
|
|
|
|
throw TGError(II->TheDef->getLoc(), "error: unable to find operand: '" +
|
|
|
|
OperandName.str() + "'");
|
2010-11-04 09:55:23 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
// If the instruction operand has multiple suboperands, but the parser
|
|
|
|
// match class for the asm operand is still the default "ImmAsmOperand",
|
|
|
|
// then handle each suboperand separately.
|
|
|
|
if (Op->SubOpIdx == -1 && Operands[Idx].MINumOperands > 1) {
|
|
|
|
Record *Rec = Operands[Idx].Rec;
|
|
|
|
assert(Rec->isSubClassOf("Operand") && "Unexpected operand!");
|
|
|
|
Record *MatchClass = Rec->getValueAsDef("ParserMatchClass");
|
|
|
|
if (MatchClass && MatchClass->getValueAsString("Name") == "Imm") {
|
|
|
|
// Insert remaining suboperands after AsmOpIdx in II->AsmOperands.
|
|
|
|
StringRef Token = Op->Token; // save this in case Op gets moved
|
|
|
|
for (unsigned SI = 1, SE = Operands[Idx].MINumOperands; SI != SE; ++SI) {
|
|
|
|
MatchableInfo::AsmOperand NewAsmOp(Token);
|
|
|
|
NewAsmOp.SubOpIdx = SI;
|
|
|
|
II->AsmOperands.insert(II->AsmOperands.begin()+AsmOpIdx+SI, NewAsmOp);
|
|
|
|
}
|
|
|
|
// Replace Op with first suboperand.
|
|
|
|
Op = &II->AsmOperands[AsmOpIdx]; // update the pointer in case it moved
|
|
|
|
Op->SubOpIdx = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-11-04 09:55:23 +08:00
|
|
|
// Set up the operand class.
|
2011-01-27 03:44:55 +08:00
|
|
|
Op->Class = getOperandClass(Operands[Idx], Op->SubOpIdx);
|
2010-11-04 09:55:23 +08:00
|
|
|
|
|
|
|
// If the named operand is tied, canonicalize it to the untied operand.
|
|
|
|
// For example, something like:
|
|
|
|
// (outs GPR:$dst), (ins GPR:$src)
|
|
|
|
// with an asmstring of
|
|
|
|
// "inc $src"
|
|
|
|
// we want to canonicalize to:
|
2010-11-04 10:11:18 +08:00
|
|
|
// "inc $dst"
|
|
|
|
// so that we know how to provide the $dst operand when filling in the result.
|
|
|
|
int OITied = Operands[Idx].getTiedRegister();
|
|
|
|
if (OITied != -1) {
|
|
|
|
// The tied operand index is an MIOperand index, find the operand that
|
|
|
|
// contains it.
|
2011-01-27 03:44:55 +08:00
|
|
|
std::pair<unsigned, unsigned> Idx = Operands.getSubOperandNumber(OITied);
|
|
|
|
OperandName = Operands[Idx.first].Name;
|
|
|
|
Op->SubOpIdx = Idx.second;
|
2010-11-04 10:11:18 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
Op->SrcOpName = OperandName;
|
2010-11-04 10:11:18 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// buildAliasOperandReference - When parsing an operand reference out of the
|
2010-11-06 15:06:09 +08:00
|
|
|
/// matching string (e.g. "movsx $src, $dst"), determine what the class of the
|
|
|
|
/// operand reference is by looking it up in the result pattern definition.
|
2012-04-20 01:52:32 +08:00
|
|
|
void AsmMatcherInfo::buildAliasOperandReference(MatchableInfo *II,
|
2010-11-04 10:11:18 +08:00
|
|
|
StringRef OperandName,
|
|
|
|
MatchableInfo::AsmOperand &Op) {
|
|
|
|
const CodeGenInstAlias &CGA = *II->DefRec.get<const CodeGenInstAlias*>();
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 10:11:18 +08:00
|
|
|
// Set up the operand class.
|
2010-11-06 15:06:09 +08:00
|
|
|
for (unsigned i = 0, e = CGA.ResultOperands.size(); i != e; ++i)
|
2010-11-07 03:25:43 +08:00
|
|
|
if (CGA.ResultOperands[i].isRecord() &&
|
|
|
|
CGA.ResultOperands[i].getName() == OperandName) {
|
Reimplement BuildResultOperands to be in terms of the result instruction's
operand list instead of the operand list redundantly declared on the alias
or instruction.
With this change, we finally remove the ins/outs list on the alias. Before:
def : InstAlias<(outs GR16:$dst), (ins GR8 :$src),
"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
After:
def : InstAlias<"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
This also makes the alias mechanism more general and powerful, which will
be exploited in subsequent patches.
llvm-svn: 118329
2010-11-06 15:14:44 +08:00
|
|
|
// It's safe to go with the first one we find, because CodeGenInstAlias
|
|
|
|
// validates that all operands with the same name have the same record.
|
2011-01-27 03:44:55 +08:00
|
|
|
Op.SubOpIdx = CGA.ResultInstOperandIndex[i].second;
|
2011-10-29 06:32:53 +08:00
|
|
|
// Use the match class from the Alias definition, not the
|
|
|
|
// destination instruction, as we may have an immediate that's
|
|
|
|
// being munged by the match class.
|
|
|
|
Op.Class = getOperandClass(CGA.ResultOperands[i].getRecord(),
|
2011-01-27 03:44:55 +08:00
|
|
|
Op.SubOpIdx);
|
2010-11-06 15:06:09 +08:00
|
|
|
Op.SrcOpName = OperandName;
|
|
|
|
return;
|
2010-11-04 08:57:06 +08:00
|
|
|
}
|
2010-11-06 15:06:09 +08:00
|
|
|
|
|
|
|
throw TGError(II->TheDef->getLoc(), "error: unable to find operand: '" +
|
|
|
|
OperandName.str() + "'");
|
2010-11-04 08:57:06 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void MatchableInfo::buildInstructionResultOperands() {
|
Reimplement BuildResultOperands to be in terms of the result instruction's
operand list instead of the operand list redundantly declared on the alias
or instruction.
With this change, we finally remove the ins/outs list on the alias. Before:
def : InstAlias<(outs GR16:$dst), (ins GR8 :$src),
"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
After:
def : InstAlias<"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
This also makes the alias mechanism more general and powerful, which will
be exploited in subsequent patches.
llvm-svn: 118329
2010-11-06 15:14:44 +08:00
|
|
|
const CodeGenInstruction *ResultInst = getResultInst();
|
2011-01-27 05:26:19 +08:00
|
|
|
|
Reimplement BuildResultOperands to be in terms of the result instruction's
operand list instead of the operand list redundantly declared on the alias
or instruction.
With this change, we finally remove the ins/outs list on the alias. Before:
def : InstAlias<(outs GR16:$dst), (ins GR8 :$src),
"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
After:
def : InstAlias<"movsx $src, $dst",
(MOVSX16rr8W GR16:$dst, GR8:$src)>;
This also makes the alias mechanism more general and powerful, which will
be exploited in subsequent patches.
llvm-svn: 118329
2010-11-06 15:14:44 +08:00
|
|
|
// Loop over all operands of the result instruction, determining how to
|
|
|
|
// populate them.
|
|
|
|
for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) {
|
|
|
|
const CGIOperandList::OperandInfo &OpInfo = ResultInst->Operands[i];
|
2010-11-04 09:42:59 +08:00
|
|
|
|
|
|
|
// If this is a tied operand, just copy from the previously handled operand.
|
|
|
|
int TiedOp = OpInfo.getTiedRegister();
|
|
|
|
if (TiedOp != -1) {
|
2011-01-27 03:44:55 +08:00
|
|
|
ResOperands.push_back(ResOperand::getTiedOp(TiedOp));
|
2010-11-04 09:42:59 +08:00
|
|
|
continue;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
// Find out what operand from the asmparser this MCInst operand comes from.
|
2012-04-20 01:52:32 +08:00
|
|
|
int SrcOperand = findAsmOperandNamed(OpInfo.Name);
|
2011-01-27 03:44:55 +08:00
|
|
|
if (OpInfo.Name.empty() || SrcOperand == -1)
|
|
|
|
throw TGError(TheDef->getLoc(), "Instruction '" +
|
|
|
|
TheDef->getName() + "' has operand '" + OpInfo.Name +
|
|
|
|
"' that doesn't appear in asm string!");
|
2010-11-04 09:42:59 +08:00
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
// Check if the one AsmOperand populates the entire operand.
|
|
|
|
unsigned NumOperands = OpInfo.MINumOperands;
|
|
|
|
if (AsmOperands[SrcOperand].SubOpIdx == -1) {
|
|
|
|
ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand, NumOperands));
|
2010-11-04 08:43:46 +08:00
|
|
|
continue;
|
|
|
|
}
|
2011-01-27 03:44:55 +08:00
|
|
|
|
|
|
|
// Add a separate ResOperand for each suboperand.
|
|
|
|
for (unsigned AI = 0; AI < NumOperands; ++AI) {
|
|
|
|
assert(AsmOperands[SrcOperand+AI].SubOpIdx == (int)AI &&
|
|
|
|
AsmOperands[SrcOperand+AI].SrcOpName == OpInfo.Name &&
|
|
|
|
"unexpected AsmOperands for suboperands");
|
|
|
|
ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand + AI, 1));
|
|
|
|
}
|
2010-11-04 08:43:46 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
void MatchableInfo::buildAliasResultOperands() {
|
2010-11-06 15:31:43 +08:00
|
|
|
const CodeGenInstAlias &CGA = *DefRec.get<const CodeGenInstAlias*>();
|
|
|
|
const CodeGenInstruction *ResultInst = getResultInst();
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-06 15:31:43 +08:00
|
|
|
// Loop over all operands of the result instruction, determining how to
|
|
|
|
// populate them.
|
|
|
|
unsigned AliasOpNo = 0;
|
2011-01-27 03:44:55 +08:00
|
|
|
unsigned LastOpNo = CGA.ResultInstOperandIndex.size();
|
2010-11-06 15:31:43 +08:00
|
|
|
for (unsigned i = 0, e = ResultInst->Operands.size(); i != e; ++i) {
|
2011-01-27 03:44:55 +08:00
|
|
|
const CGIOperandList::OperandInfo *OpInfo = &ResultInst->Operands[i];
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-06 15:31:43 +08:00
|
|
|
// If this is a tied operand, just copy from the previously handled operand.
|
2011-01-27 03:44:55 +08:00
|
|
|
int TiedOp = OpInfo->getTiedRegister();
|
2010-11-06 15:31:43 +08:00
|
|
|
if (TiedOp != -1) {
|
2011-01-27 03:44:55 +08:00
|
|
|
ResOperands.push_back(ResOperand::getTiedOp(TiedOp));
|
2010-11-07 03:57:21 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-01-27 03:44:55 +08:00
|
|
|
// Handle all the suboperands for this operand.
|
|
|
|
const std::string &OpName = OpInfo->Name;
|
|
|
|
for ( ; AliasOpNo < LastOpNo &&
|
|
|
|
CGA.ResultInstOperandIndex[AliasOpNo].first == i; ++AliasOpNo) {
|
|
|
|
int SubIdx = CGA.ResultInstOperandIndex[AliasOpNo].second;
|
|
|
|
|
|
|
|
// Find out what operand from the asmparser that this MCInst operand
|
|
|
|
// comes from.
|
|
|
|
switch (CGA.ResultOperands[AliasOpNo].Kind) {
|
|
|
|
case CodeGenInstAlias::ResultOperand::K_Record: {
|
|
|
|
StringRef Name = CGA.ResultOperands[AliasOpNo].getName();
|
2012-04-20 01:52:32 +08:00
|
|
|
int SrcOperand = findAsmOperand(Name, SubIdx);
|
2011-01-27 03:44:55 +08:00
|
|
|
if (SrcOperand == -1)
|
|
|
|
throw TGError(TheDef->getLoc(), "Instruction '" +
|
|
|
|
TheDef->getName() + "' has operand '" + OpName +
|
|
|
|
"' that doesn't appear in asm string!");
|
|
|
|
unsigned NumOperands = (SubIdx == -1 ? OpInfo->MINumOperands : 1);
|
|
|
|
ResOperands.push_back(ResOperand::getRenderedOp(SrcOperand,
|
|
|
|
NumOperands));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case CodeGenInstAlias::ResultOperand::K_Imm: {
|
|
|
|
int64_t ImmVal = CGA.ResultOperands[AliasOpNo].getImm();
|
|
|
|
ResOperands.push_back(ResOperand::getImmOp(ImmVal));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case CodeGenInstAlias::ResultOperand::K_Reg: {
|
|
|
|
Record *Reg = CGA.ResultOperands[AliasOpNo].getRegister();
|
|
|
|
ResOperands.push_back(ResOperand::getRegOp(Reg));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2010-11-07 03:57:21 +08:00
|
|
|
}
|
2010-11-06 15:31:43 +08:00
|
|
|
}
|
|
|
|
}
|
2010-11-04 08:43:46 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitConvertToMCInst(CodeGenTarget &Target, StringRef ClassName,
|
2010-11-01 13:06:45 +08:00
|
|
|
std::vector<MatchableInfo*> &Infos,
|
2009-08-09 12:00:06 +08:00
|
|
|
raw_ostream &OS) {
|
2009-08-08 13:24:34 +08:00
|
|
|
// Write the convert function to a separate stream, so we can drop it after
|
|
|
|
// the enum.
|
|
|
|
std::string ConvertFnBody;
|
|
|
|
raw_string_ostream CvtOS(ConvertFnBody);
|
|
|
|
|
2009-08-07 16:26:05 +08:00
|
|
|
// Function we have already generated.
|
|
|
|
std::set<std::string> GeneratedFns;
|
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
// Start the unified conversion function.
|
2011-02-05 07:17:40 +08:00
|
|
|
CvtOS << "bool " << Target.getName() << ClassName << "::\n";
|
|
|
|
CvtOS << "ConvertToMCInst(unsigned Kind, MCInst &Inst, "
|
2009-08-08 13:24:34 +08:00
|
|
|
<< "unsigned Opcode,\n"
|
2010-01-15 06:21:20 +08:00
|
|
|
<< " const SmallVectorImpl<MCParsedAsmOperand*"
|
|
|
|
<< "> &Operands) {\n";
|
2009-08-08 13:24:34 +08:00
|
|
|
CvtOS << " Inst.setOpcode(Opcode);\n";
|
|
|
|
CvtOS << " switch (Kind) {\n";
|
|
|
|
CvtOS << " default:\n";
|
|
|
|
|
|
|
|
// Start the enum, which we will generate inline.
|
|
|
|
|
2010-11-03 07:18:43 +08:00
|
|
|
OS << "// Unified function for converting operands to MCInst instances.\n\n";
|
2009-08-08 13:24:34 +08:00
|
|
|
OS << "enum ConversionKind {\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-01-15 06:21:20 +08:00
|
|
|
// TargetOperandClass - This is the target's operand class, like X86Operand.
|
|
|
|
std::string TargetOperandClass = Target.getName() + "Operand";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
for (std::vector<MatchableInfo*>::const_iterator it = Infos.begin(),
|
2009-08-07 16:26:05 +08:00
|
|
|
ie = Infos.end(); it != ie; ++it) {
|
2010-11-01 13:06:45 +08:00
|
|
|
MatchableInfo &II = **it;
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2011-02-05 01:12:15 +08:00
|
|
|
// Check if we have a custom match function.
|
2011-04-02 04:23:52 +08:00
|
|
|
std::string AsmMatchConverter =
|
|
|
|
II.getResultInst()->TheDef->getValueAsString("AsmMatchConverter");
|
2011-02-05 01:12:15 +08:00
|
|
|
if (!AsmMatchConverter.empty()) {
|
2011-04-02 04:23:52 +08:00
|
|
|
std::string Signature = "ConvertCustom_" + AsmMatchConverter;
|
2011-02-05 01:12:15 +08:00
|
|
|
II.ConversionFnKind = Signature;
|
|
|
|
|
|
|
|
// Check if we have already generated this signature.
|
|
|
|
if (!GeneratedFns.insert(Signature).second)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// If not, emit it now. Add to the enum list.
|
|
|
|
OS << " " << Signature << ",\n";
|
|
|
|
|
|
|
|
CvtOS << " case " << Signature << ":\n";
|
2011-02-05 01:12:23 +08:00
|
|
|
CvtOS << " return " << AsmMatchConverter
|
|
|
|
<< "(Inst, Opcode, Operands);\n";
|
2011-02-05 01:12:15 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2009-08-07 16:26:05 +08:00
|
|
|
// Build the conversion function signature.
|
|
|
|
std::string Signature = "Convert";
|
2010-11-03 05:49:44 +08:00
|
|
|
std::string CaseBody;
|
|
|
|
raw_string_ostream CaseOS(CaseBody);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 05:49:44 +08:00
|
|
|
// Compute the convert enum and the case body.
|
2010-11-04 08:43:46 +08:00
|
|
|
for (unsigned i = 0, e = II.ResOperands.size(); i != e; ++i) {
|
|
|
|
const MatchableInfo::ResOperand &OpInfo = II.ResOperands[i];
|
|
|
|
|
|
|
|
// Generate code to populate each result operand.
|
|
|
|
switch (OpInfo.Kind) {
|
|
|
|
case MatchableInfo::ResOperand::RenderAsmOperand: {
|
|
|
|
// This comes from something we parsed.
|
|
|
|
MatchableInfo::AsmOperand &Op = II.AsmOperands[OpInfo.AsmOperandNum];
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 06:55:03 +08:00
|
|
|
// Registers are always converted the same, don't duplicate the
|
|
|
|
// conversion function based on them.
|
|
|
|
Signature += "__";
|
|
|
|
if (Op.Class->isRegisterClass())
|
|
|
|
Signature += "Reg";
|
|
|
|
else
|
|
|
|
Signature += Op.Class->ClassName;
|
2011-01-27 03:44:55 +08:00
|
|
|
Signature += utostr(OpInfo.MINumOperands);
|
2010-11-04 08:43:46 +08:00
|
|
|
Signature += "_" + itostr(OpInfo.AsmOperandNum);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-03 06:55:03 +08:00
|
|
|
CaseOS << " ((" << TargetOperandClass << "*)Operands["
|
2010-11-04 08:43:46 +08:00
|
|
|
<< (OpInfo.AsmOperandNum+1) << "])->" << Op.Class->RenderMethod
|
2011-01-27 03:44:55 +08:00
|
|
|
<< "(Inst, " << OpInfo.MINumOperands << ");\n";
|
2010-11-04 08:43:46 +08:00
|
|
|
break;
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-04 08:43:46 +08:00
|
|
|
case MatchableInfo::ResOperand::TiedOperand: {
|
|
|
|
// If this operand is tied to a previous one, just copy the MCInst
|
|
|
|
// operand from the earlier one.We can only tie single MCOperand values.
|
2011-01-27 03:44:55 +08:00
|
|
|
//assert(OpInfo.MINumOperands == 1 && "Not a singular MCOperand");
|
2010-11-04 08:43:46 +08:00
|
|
|
unsigned TiedOp = OpInfo.TiedOperandNum;
|
2011-04-15 13:18:47 +08:00
|
|
|
assert(i > TiedOp && "Tied operand precedes its target!");
|
2010-11-04 08:43:46 +08:00
|
|
|
CaseOS << " Inst.addOperand(Inst.getOperand(" << TiedOp << "));\n";
|
|
|
|
Signature += "__Tie" + utostr(TiedOp);
|
|
|
|
break;
|
|
|
|
}
|
2010-11-07 03:25:43 +08:00
|
|
|
case MatchableInfo::ResOperand::ImmOperand: {
|
|
|
|
int64_t Val = OpInfo.ImmVal;
|
|
|
|
CaseOS << " Inst.addOperand(MCOperand::CreateImm(" << Val << "));\n";
|
|
|
|
Signature += "__imm" + itostr(Val);
|
|
|
|
break;
|
|
|
|
}
|
2010-11-07 03:57:21 +08:00
|
|
|
case MatchableInfo::ResOperand::RegOperand: {
|
2011-01-15 06:58:09 +08:00
|
|
|
if (OpInfo.Register == 0) {
|
|
|
|
CaseOS << " Inst.addOperand(MCOperand::CreateReg(0));\n";
|
|
|
|
Signature += "__reg0";
|
|
|
|
} else {
|
|
|
|
std::string N = getQualifiedName(OpInfo.Register);
|
|
|
|
CaseOS << " Inst.addOperand(MCOperand::CreateReg(" << N << "));\n";
|
|
|
|
Signature += "__reg" + OpInfo.Register->getName();
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
}
|
2010-02-10 16:15:48 +08:00
|
|
|
}
|
2010-11-03 06:55:03 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
II.ConversionFnKind = Signature;
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
// Check if we have already generated this signature.
|
2009-08-07 16:26:05 +08:00
|
|
|
if (!GeneratedFns.insert(Signature).second)
|
|
|
|
continue;
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2010-11-03 05:49:44 +08:00
|
|
|
// If not, emit it now. Add to the enum list.
|
2009-08-08 13:24:34 +08:00
|
|
|
OS << " " << Signature << ",\n";
|
|
|
|
|
|
|
|
CvtOS << " case " << Signature << ":\n";
|
2010-11-03 05:49:44 +08:00
|
|
|
CvtOS << CaseOS.str();
|
2011-02-05 01:12:23 +08:00
|
|
|
CvtOS << " return true;\n";
|
2009-07-31 10:32:59 +08:00
|
|
|
}
|
2009-08-08 13:24:34 +08:00
|
|
|
|
|
|
|
// Finish the convert function.
|
|
|
|
|
|
|
|
CvtOS << " }\n";
|
2011-02-05 01:12:23 +08:00
|
|
|
CvtOS << " return false;\n";
|
2009-08-08 13:24:34 +08:00
|
|
|
CvtOS << "}\n\n";
|
|
|
|
|
|
|
|
// Finish the enum, and drop the convert function after it.
|
|
|
|
|
|
|
|
OS << " NumConversionVariants\n";
|
|
|
|
OS << "};\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
OS << CvtOS.str();
|
2009-08-07 16:26:05 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitMatchClassEnumeration - Emit the enumeration for match class kinds.
|
|
|
|
static void emitMatchClassEnumeration(CodeGenTarget &Target,
|
2009-08-08 15:50:56 +08:00
|
|
|
std::vector<ClassInfo*> &Infos,
|
|
|
|
raw_ostream &OS) {
|
|
|
|
OS << "namespace {\n\n";
|
|
|
|
|
|
|
|
OS << "/// MatchClassKind - The kinds of classes which participate in\n"
|
|
|
|
<< "/// instruction matching.\n";
|
|
|
|
OS << "enum MatchClassKind {\n";
|
|
|
|
OS << " InvalidMatchClass = 0,\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<ClassInfo*>::iterator it = Infos.begin(),
|
2009-08-08 15:50:56 +08:00
|
|
|
ie = Infos.end(); it != ie; ++it) {
|
|
|
|
ClassInfo &CI = **it;
|
|
|
|
OS << " " << CI.Name << ", // ";
|
|
|
|
if (CI.Kind == ClassInfo::Token) {
|
|
|
|
OS << "'" << CI.ValueName << "'\n";
|
2009-08-11 10:59:53 +08:00
|
|
|
} else if (CI.isRegisterClass()) {
|
2009-08-08 15:50:56 +08:00
|
|
|
if (!CI.ValueName.empty())
|
|
|
|
OS << "register class '" << CI.ValueName << "'\n";
|
|
|
|
else
|
|
|
|
OS << "derived register class\n";
|
|
|
|
} else {
|
|
|
|
OS << "user defined class '" << CI.ValueName << "'\n";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
OS << " NumMatchClassKinds\n";
|
|
|
|
OS << "};\n\n";
|
|
|
|
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitValidateOperandClass - Emit the function to validate an operand class.
|
|
|
|
static void emitValidateOperandClass(AsmMatcherInfo &Info,
|
2011-02-10 08:08:28 +08:00
|
|
|
raw_ostream &OS) {
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << "static unsigned validateOperandClass(MCParsedAsmOperand *GOp, "
|
2011-02-10 08:08:28 +08:00
|
|
|
<< "MatchClassKind Kind) {\n";
|
|
|
|
OS << " " << Info.Target.getName() << "Operand &Operand = *("
|
2010-11-01 09:37:30 +08:00
|
|
|
<< Info.Target.getName() << "Operand*)GOp;\n";
|
2009-08-11 10:59:53 +08:00
|
|
|
|
2011-07-16 02:30:43 +08:00
|
|
|
// The InvalidMatchClass is not to match any operand.
|
|
|
|
OS << " if (Kind == InvalidMatchClass)\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " return MCTargetAsmParser::Match_InvalidOperand;\n\n";
|
2011-07-16 02:30:43 +08:00
|
|
|
|
2011-02-10 08:08:28 +08:00
|
|
|
// Check for Token operands first.
|
2012-06-23 07:56:44 +08:00
|
|
|
// FIXME: Use a more specific diagnostic type.
|
2009-08-08 15:50:56 +08:00
|
|
|
OS << " if (Operand.isToken())\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " return isSubclass(matchTokenString(Operand.getToken()), Kind) ?\n"
|
|
|
|
<< " MCTargetAsmParser::Match_Success :\n"
|
|
|
|
<< " MCTargetAsmParser::Match_InvalidOperand;\n\n";
|
2009-08-11 10:59:53 +08:00
|
|
|
|
2011-02-10 08:08:28 +08:00
|
|
|
// Check the user classes. We don't care what order since we're only
|
|
|
|
// actually matching against one of them.
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<ClassInfo*>::iterator it = Info.Classes.begin(),
|
2009-08-11 10:59:53 +08:00
|
|
|
ie = Info.Classes.end(); it != ie; ++it) {
|
2009-08-08 15:50:56 +08:00
|
|
|
ClassInfo &CI = **it;
|
|
|
|
|
2009-08-11 10:59:53 +08:00
|
|
|
if (!CI.isUserClass())
|
|
|
|
continue;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2011-02-10 08:08:28 +08:00
|
|
|
OS << " // '" << CI.ClassName << "' class\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " if (Kind == " << CI.Name << ") {\n";
|
|
|
|
OS << " if (Operand." << CI.PredicateMethod << "())\n";
|
|
|
|
OS << " return MCTargetAsmParser::Match_Success;\n";
|
|
|
|
if (!CI.DiagnosticType.empty())
|
|
|
|
OS << " return " << Info.Target.getName() << "AsmParser::Match_"
|
|
|
|
<< CI.DiagnosticType << ";\n";
|
2009-08-11 10:59:53 +08:00
|
|
|
OS << " }\n\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2012-07-17 07:20:09 +08:00
|
|
|
// Check for register operands, including sub-classes.
|
|
|
|
OS << " if (Operand.isReg()) {\n";
|
|
|
|
OS << " MatchClassKind OpKind;\n";
|
|
|
|
OS << " switch (Operand.getReg()) {\n";
|
|
|
|
OS << " default: OpKind = InvalidMatchClass; break;\n";
|
|
|
|
for (std::map<Record*, ClassInfo*>::iterator
|
|
|
|
it = Info.RegisterClasses.begin(), ie = Info.RegisterClasses.end();
|
|
|
|
it != ie; ++it)
|
|
|
|
OS << " case " << Info.Target.getName() << "::"
|
|
|
|
<< it->first->getName() << ": OpKind = " << it->second->Name
|
|
|
|
<< "; break;\n";
|
|
|
|
OS << " }\n";
|
|
|
|
OS << " return isSubclass(OpKind, Kind) ? "
|
|
|
|
<< "MCTargetAsmParser::Match_Success :\n "
|
|
|
|
<< " MCTargetAsmParser::Match_InvalidOperand;\n }\n\n";
|
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
// Generic fallthrough match failure case for operands that don't have
|
|
|
|
// specialized diagnostic types.
|
|
|
|
OS << " return MCTargetAsmParser::Match_InvalidOperand;\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitIsSubclass - Emit the subclass predicate function.
|
|
|
|
static void emitIsSubclass(CodeGenTarget &Target,
|
2009-08-11 00:05:47 +08:00
|
|
|
std::vector<ClassInfo*> &Infos,
|
|
|
|
raw_ostream &OS) {
|
2011-12-07 06:07:02 +08:00
|
|
|
OS << "/// isSubclass - Compute whether \\arg A is a subclass of \\arg B.\n";
|
|
|
|
OS << "static bool isSubclass(MatchClassKind A, MatchClassKind B) {\n";
|
2009-08-11 00:05:47 +08:00
|
|
|
OS << " if (A == B)\n";
|
|
|
|
OS << " return true;\n\n";
|
|
|
|
|
|
|
|
OS << " switch (A) {\n";
|
|
|
|
OS << " default:\n";
|
|
|
|
OS << " return false;\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<ClassInfo*>::iterator it = Infos.begin(),
|
2009-08-11 00:05:47 +08:00
|
|
|
ie = Infos.end(); it != ie; ++it) {
|
|
|
|
ClassInfo &A = **it;
|
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
std::vector<StringRef> SuperClasses;
|
|
|
|
for (std::vector<ClassInfo*>::iterator it = Infos.begin(),
|
|
|
|
ie = Infos.end(); it != ie; ++it) {
|
|
|
|
ClassInfo &B = **it;
|
2009-08-11 00:05:47 +08:00
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
if (&A != &B && A.isSubsetOf(B))
|
|
|
|
SuperClasses.push_back(B.Name);
|
|
|
|
}
|
2009-08-11 00:05:47 +08:00
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
if (SuperClasses.empty())
|
|
|
|
continue;
|
2009-08-11 00:05:47 +08:00
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
OS << "\n case " << A.Name << ":\n";
|
2009-08-11 00:05:47 +08:00
|
|
|
|
2011-12-07 07:43:54 +08:00
|
|
|
if (SuperClasses.size() == 1) {
|
|
|
|
OS << " return B == " << SuperClasses.back() << ";\n";
|
|
|
|
continue;
|
2009-08-11 00:05:47 +08:00
|
|
|
}
|
2011-12-07 07:43:54 +08:00
|
|
|
|
|
|
|
OS << " switch (B) {\n";
|
|
|
|
OS << " default: return false;\n";
|
|
|
|
for (unsigned i = 0, e = SuperClasses.size(); i != e; ++i)
|
|
|
|
OS << " case " << SuperClasses[i] << ": return true;\n";
|
|
|
|
OS << " }\n";
|
2009-08-11 00:05:47 +08:00
|
|
|
}
|
|
|
|
OS << " }\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitMatchTokenString - Emit the function to match a token string to the
|
2009-08-09 05:22:41 +08:00
|
|
|
/// appropriate match class value.
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitMatchTokenString(CodeGenTarget &Target,
|
2009-08-09 05:22:41 +08:00
|
|
|
std::vector<ClassInfo*> &Infos,
|
|
|
|
raw_ostream &OS) {
|
|
|
|
// Construct the match list.
|
2010-09-06 10:01:51 +08:00
|
|
|
std::vector<StringMatcher::StringPair> Matches;
|
2010-10-30 06:13:48 +08:00
|
|
|
for (std::vector<ClassInfo*>::iterator it = Infos.begin(),
|
2009-08-09 05:22:41 +08:00
|
|
|
ie = Infos.end(); it != ie; ++it) {
|
|
|
|
ClassInfo &CI = **it;
|
|
|
|
|
|
|
|
if (CI.Kind == ClassInfo::Token)
|
2010-09-06 10:01:51 +08:00
|
|
|
Matches.push_back(StringMatcher::StringPair(CI.ValueName,
|
|
|
|
"return " + CI.Name + ";"));
|
2009-08-09 05:22:41 +08:00
|
|
|
}
|
|
|
|
|
2011-12-07 06:07:02 +08:00
|
|
|
OS << "static MatchClassKind matchTokenString(StringRef Name) {\n";
|
2009-08-09 05:22:41 +08:00
|
|
|
|
2010-09-06 10:01:51 +08:00
|
|
|
StringMatcher("Name", Matches, OS).Emit();
|
2009-08-09 05:22:41 +08:00
|
|
|
|
|
|
|
OS << " return InvalidMatchClass;\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
2009-08-09 04:02:57 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitMatchRegisterName - Emit the function to match a string to the target
|
2009-08-08 05:01:44 +08:00
|
|
|
/// specific register enum.
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitMatchRegisterName(CodeGenTarget &Target, Record *AsmParser,
|
2009-08-08 05:01:44 +08:00
|
|
|
raw_ostream &OS) {
|
2009-08-09 05:22:41 +08:00
|
|
|
// Construct the match list.
|
2010-09-06 10:01:51 +08:00
|
|
|
std::vector<StringMatcher::StringPair> Matches;
|
2011-06-18 12:26:06 +08:00
|
|
|
const std::vector<CodeGenRegister*> &Regs =
|
|
|
|
Target.getRegBank().getRegisters();
|
|
|
|
for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
|
|
|
|
const CodeGenRegister *Reg = Regs[i];
|
|
|
|
if (Reg->TheDef->getValueAsString("AsmName").empty())
|
2009-08-07 16:26:05 +08:00
|
|
|
continue;
|
|
|
|
|
2010-09-06 10:01:51 +08:00
|
|
|
Matches.push_back(StringMatcher::StringPair(
|
2011-06-18 12:26:06 +08:00
|
|
|
Reg->TheDef->getValueAsString("AsmName"),
|
|
|
|
"return " + utostr(Reg->EnumValue) + ";"));
|
2009-08-07 16:26:05 +08:00
|
|
|
}
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-02-09 08:34:28 +08:00
|
|
|
OS << "static unsigned MatchRegisterName(StringRef Name) {\n";
|
2009-08-09 05:22:41 +08:00
|
|
|
|
2010-09-06 10:01:51 +08:00
|
|
|
StringMatcher("Name", Matches, OS).Emit();
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-09 05:22:41 +08:00
|
|
|
OS << " return 0;\n";
|
2009-08-07 16:26:05 +08:00
|
|
|
OS << "}\n\n";
|
2009-08-08 05:01:44 +08:00
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitSubtargetFeatureFlagEnumeration - Emit the subtarget feature flag
|
2010-07-19 13:44:09 +08:00
|
|
|
/// definitions.
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitSubtargetFeatureFlagEnumeration(AsmMatcherInfo &Info,
|
2010-07-19 13:44:09 +08:00
|
|
|
raw_ostream &OS) {
|
|
|
|
OS << "// Flags for subtarget features that participate in "
|
|
|
|
<< "instruction matching.\n";
|
|
|
|
OS << "enum SubtargetFeatureFlag {\n";
|
|
|
|
for (std::map<Record*, SubtargetFeatureInfo*>::const_iterator
|
|
|
|
it = Info.SubtargetFeatures.begin(),
|
|
|
|
ie = Info.SubtargetFeatures.end(); it != ie; ++it) {
|
|
|
|
SubtargetFeatureInfo &SFI = *it->second;
|
2010-10-31 04:07:57 +08:00
|
|
|
OS << " " << SFI.getEnumName() << " = (1 << " << SFI.Index << "),\n";
|
2010-07-19 13:44:09 +08:00
|
|
|
}
|
|
|
|
OS << " Feature_None = 0\n";
|
|
|
|
OS << "};\n\n";
|
|
|
|
}
|
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
/// emitOperandDiagnosticTypes - Emit the operand matching diagnostic types.
|
|
|
|
static void emitOperandDiagnosticTypes(AsmMatcherInfo &Info, raw_ostream &OS) {
|
|
|
|
// Get the set of diagnostic types from all of the operand classes.
|
|
|
|
std::set<StringRef> Types;
|
|
|
|
for (std::map<Record*, ClassInfo*>::const_iterator
|
|
|
|
I = Info.AsmOperandClasses.begin(),
|
|
|
|
E = Info.AsmOperandClasses.end(); I != E; ++I) {
|
|
|
|
if (!I->second->DiagnosticType.empty())
|
|
|
|
Types.insert(I->second->DiagnosticType);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Types.empty()) return;
|
|
|
|
|
|
|
|
// Now emit the enum entries.
|
|
|
|
for (std::set<StringRef>::const_iterator I = Types.begin(), E = Types.end();
|
|
|
|
I != E; ++I)
|
|
|
|
OS << " Match_" << *I << ",\n";
|
|
|
|
OS << " END_OPERAND_DIAGNOSTIC_TYPES\n";
|
|
|
|
}
|
|
|
|
|
2012-04-25 06:40:08 +08:00
|
|
|
/// emitGetSubtargetFeatureName - Emit the helper function to get the
|
|
|
|
/// user-level name for a subtarget feature.
|
|
|
|
static void emitGetSubtargetFeatureName(AsmMatcherInfo &Info, raw_ostream &OS) {
|
|
|
|
OS << "// User-level names for subtarget features that participate in\n"
|
|
|
|
<< "// instruction matching.\n"
|
|
|
|
<< "static const char *getSubtargetFeatureName(unsigned Val) {\n"
|
|
|
|
<< " switch(Val) {\n";
|
|
|
|
for (std::map<Record*, SubtargetFeatureInfo*>::const_iterator
|
|
|
|
it = Info.SubtargetFeatures.begin(),
|
|
|
|
ie = Info.SubtargetFeatures.end(); it != ie; ++it) {
|
|
|
|
SubtargetFeatureInfo &SFI = *it->second;
|
|
|
|
// FIXME: Totally just a placeholder name to get the algorithm working.
|
|
|
|
OS << " case " << SFI.getEnumName() << ": return \""
|
|
|
|
<< SFI.TheDef->getValueAsString("PredicateName") << "\";\n";
|
|
|
|
}
|
|
|
|
OS << " default: return \"(unknown)\";\n";
|
|
|
|
OS << " }\n}\n\n";
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitComputeAvailableFeatures - Emit the function to compute the list of
|
2010-07-19 13:44:09 +08:00
|
|
|
/// available features given a subtarget.
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitComputeAvailableFeatures(AsmMatcherInfo &Info,
|
2010-07-19 13:44:09 +08:00
|
|
|
raw_ostream &OS) {
|
|
|
|
std::string ClassName =
|
|
|
|
Info.AsmParser->getValueAsString("AsmParserClassName");
|
|
|
|
|
2010-11-01 09:37:30 +08:00
|
|
|
OS << "unsigned " << Info.Target.getName() << ClassName << "::\n"
|
2011-07-08 09:53:10 +08:00
|
|
|
<< "ComputeAvailableFeatures(uint64_t FB) const {\n";
|
2010-07-19 13:44:09 +08:00
|
|
|
OS << " unsigned Features = 0;\n";
|
|
|
|
for (std::map<Record*, SubtargetFeatureInfo*>::const_iterator
|
|
|
|
it = Info.SubtargetFeatures.begin(),
|
|
|
|
ie = Info.SubtargetFeatures.end(); it != ie; ++it) {
|
|
|
|
SubtargetFeatureInfo &SFI = *it->second;
|
2011-07-08 09:53:10 +08:00
|
|
|
|
|
|
|
OS << " if (";
|
2012-04-17 08:01:04 +08:00
|
|
|
std::string CondStorage =
|
|
|
|
SFI.TheDef->getValueAsString("AssemblerCondString");
|
2011-07-09 02:04:22 +08:00
|
|
|
StringRef Conds = CondStorage;
|
2011-07-08 09:53:10 +08:00
|
|
|
std::pair<StringRef,StringRef> Comma = Conds.split(',');
|
|
|
|
bool First = true;
|
|
|
|
do {
|
|
|
|
if (!First)
|
|
|
|
OS << " && ";
|
|
|
|
|
|
|
|
bool Neg = false;
|
|
|
|
StringRef Cond = Comma.first;
|
|
|
|
if (Cond[0] == '!') {
|
|
|
|
Neg = true;
|
|
|
|
Cond = Cond.substr(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
OS << "((FB & " << Info.Target.getName() << "::" << Cond << ")";
|
|
|
|
if (Neg)
|
|
|
|
OS << " == 0";
|
|
|
|
else
|
|
|
|
OS << " != 0";
|
|
|
|
OS << ")";
|
|
|
|
|
|
|
|
if (Comma.second.empty())
|
|
|
|
break;
|
|
|
|
|
|
|
|
First = false;
|
|
|
|
Comma = Comma.second.split(',');
|
|
|
|
} while (true);
|
|
|
|
|
|
|
|
OS << ")\n";
|
2010-10-31 04:07:57 +08:00
|
|
|
OS << " Features |= " << SFI.getEnumName() << ";\n";
|
2010-07-19 13:44:09 +08:00
|
|
|
}
|
|
|
|
OS << " return Features;\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
2010-10-31 04:15:02 +08:00
|
|
|
static std::string GetAliasRequiredFeatures(Record *R,
|
|
|
|
const AsmMatcherInfo &Info) {
|
2010-10-31 03:23:13 +08:00
|
|
|
std::vector<Record*> ReqFeatures = R->getValueAsListOfDefs("Predicates");
|
|
|
|
std::string Result;
|
|
|
|
unsigned NumFeatures = 0;
|
|
|
|
for (unsigned i = 0, e = ReqFeatures.size(); i != e; ++i) {
|
2010-11-01 10:09:21 +08:00
|
|
|
SubtargetFeatureInfo *F = Info.getSubtargetFeature(ReqFeatures[i]);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 10:09:21 +08:00
|
|
|
if (F == 0)
|
|
|
|
throw TGError(R->getLoc(), "Predicate '" + ReqFeatures[i]->getName() +
|
|
|
|
"' is not marked as an AssemblerPredicate!");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 10:09:21 +08:00
|
|
|
if (NumFeatures)
|
|
|
|
Result += '|';
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-11-01 10:09:21 +08:00
|
|
|
Result += F->getEnumName();
|
|
|
|
++NumFeatures;
|
2010-10-31 03:23:13 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
if (NumFeatures > 1)
|
|
|
|
Result = '(' + Result + ')';
|
|
|
|
return Result;
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
/// emitMnemonicAliases - If the target has any MnemonicAlias<> definitions,
|
2010-10-31 02:48:18 +08:00
|
|
|
/// emit a function for them and return true, otherwise return false.
|
2012-04-20 01:52:32 +08:00
|
|
|
static bool emitMnemonicAliases(raw_ostream &OS, const AsmMatcherInfo &Info) {
|
2011-01-25 07:26:31 +08:00
|
|
|
// Ignore aliases when match-prefix is set.
|
|
|
|
if (!MatchPrefix.empty())
|
|
|
|
return false;
|
|
|
|
|
2010-10-31 01:36:36 +08:00
|
|
|
std::vector<Record*> Aliases =
|
2010-12-13 08:23:57 +08:00
|
|
|
Info.getRecords().getAllDerivedDefinitions("MnemonicAlias");
|
2010-10-31 02:48:18 +08:00
|
|
|
if (Aliases.empty()) return false;
|
2010-10-31 01:36:36 +08:00
|
|
|
|
2011-12-07 06:07:02 +08:00
|
|
|
OS << "static void applyMnemonicAliases(StringRef &Mnemonic, "
|
2010-10-31 02:57:07 +08:00
|
|
|
"unsigned Features) {\n";
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 02:56:12 +08:00
|
|
|
// Keep track of all the aliases from a mnemonic. Use an std::map so that the
|
|
|
|
// iteration order of the map is stable.
|
|
|
|
std::map<std::string, std::vector<Record*> > AliasesFromMnemonic;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 01:36:36 +08:00
|
|
|
for (unsigned i = 0, e = Aliases.size(); i != e; ++i) {
|
|
|
|
Record *R = Aliases[i];
|
2010-10-31 02:56:12 +08:00
|
|
|
AliasesFromMnemonic[R->getValueAsString("FromMnemonic")].push_back(R);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Process each alias a "from" mnemonic at a time, building the code executed
|
|
|
|
// by the string remapper.
|
|
|
|
std::vector<StringMatcher::StringPair> Cases;
|
|
|
|
for (std::map<std::string, std::vector<Record*> >::iterator
|
|
|
|
I = AliasesFromMnemonic.begin(), E = AliasesFromMnemonic.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
const std::vector<Record*> &ToVec = I->second;
|
2010-10-31 03:23:13 +08:00
|
|
|
|
|
|
|
// Loop through each alias and emit code that handles each case. If there
|
|
|
|
// are two instructions without predicates, emit an error. If there is one,
|
|
|
|
// emit it last.
|
|
|
|
std::string MatchCode;
|
|
|
|
int AliasWithNoPredicate = -1;
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
for (unsigned i = 0, e = ToVec.size(); i != e; ++i) {
|
|
|
|
Record *R = ToVec[i];
|
2010-10-31 04:15:02 +08:00
|
|
|
std::string FeatureMask = GetAliasRequiredFeatures(R, Info);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
// If this unconditionally matches, remember it for later and diagnose
|
|
|
|
// duplicates.
|
|
|
|
if (FeatureMask.empty()) {
|
|
|
|
if (AliasWithNoPredicate != -1) {
|
|
|
|
// We can't have two aliases from the same mnemonic with no predicate.
|
|
|
|
PrintError(ToVec[AliasWithNoPredicate]->getLoc(),
|
|
|
|
"two MnemonicAliases with the same 'from' mnemonic!");
|
2010-11-01 12:44:29 +08:00
|
|
|
throw TGError(R->getLoc(), "this is the other MnemonicAlias.");
|
2010-10-31 03:23:13 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
AliasWithNoPredicate = i;
|
|
|
|
continue;
|
|
|
|
}
|
2011-02-18 07:22:19 +08:00
|
|
|
if (R->getValueAsString("ToMnemonic") == I->first)
|
|
|
|
throw TGError(R->getLoc(), "MnemonicAlias to the same string");
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:47:49 +08:00
|
|
|
if (!MatchCode.empty())
|
|
|
|
MatchCode += "else ";
|
2010-10-31 03:23:13 +08:00
|
|
|
MatchCode += "if ((Features & " + FeatureMask + ") == "+FeatureMask+")\n";
|
|
|
|
MatchCode += " Mnemonic = \"" +R->getValueAsString("ToMnemonic")+"\";\n";
|
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
if (AliasWithNoPredicate != -1) {
|
|
|
|
Record *R = ToVec[AliasWithNoPredicate];
|
2010-10-31 03:47:49 +08:00
|
|
|
if (!MatchCode.empty())
|
|
|
|
MatchCode += "else\n ";
|
|
|
|
MatchCode += "Mnemonic = \"" + R->getValueAsString("ToMnemonic")+"\";\n";
|
2010-10-31 02:56:12 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 03:23:13 +08:00
|
|
|
MatchCode += "return;";
|
|
|
|
|
|
|
|
Cases.push_back(std::make_pair(I->first, MatchCode));
|
2010-10-31 01:36:36 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 01:36:36 +08:00
|
|
|
StringMatcher("Mnemonic", Cases, OS).Emit();
|
2011-01-18 09:59:30 +08:00
|
|
|
OS << "}\n\n";
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2010-10-31 02:48:18 +08:00
|
|
|
return true;
|
2010-10-31 01:36:36 +08:00
|
|
|
}
|
|
|
|
|
2012-03-02 01:30:35 +08:00
|
|
|
static const char *getMinimalTypeForRange(uint64_t Range) {
|
|
|
|
assert(Range < 0xFFFFFFFFULL && "Enum too large");
|
|
|
|
if (Range > 0xFFFF)
|
|
|
|
return "uint32_t";
|
|
|
|
if (Range > 0xFF)
|
|
|
|
return "uint16_t";
|
|
|
|
return "uint8_t";
|
|
|
|
}
|
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
static void emitCustomOperandParsing(raw_ostream &OS, CodeGenTarget &Target,
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
const AsmMatcherInfo &Info, StringRef ClassName) {
|
|
|
|
// Emit the static custom operand parsing table;
|
|
|
|
OS << "namespace {\n";
|
|
|
|
OS << " struct OperandMatchEntry {\n";
|
2012-03-16 05:22:53 +08:00
|
|
|
OS << " static const char *const MnemonicTable;\n";
|
2012-04-02 15:48:39 +08:00
|
|
|
OS << " uint32_t OperandMask;\n";
|
|
|
|
OS << " uint32_t Mnemonic;\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " " << getMinimalTypeForRange(1ULL << Info.SubtargetFeatures.size())
|
2012-04-02 15:48:39 +08:00
|
|
|
<< " RequiredFeatures;\n";
|
|
|
|
OS << " " << getMinimalTypeForRange(Info.Classes.size())
|
|
|
|
<< " Class;\n\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " StringRef getMnemonic() const {\n";
|
|
|
|
OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n";
|
|
|
|
OS << " MnemonicTable[Mnemonic]);\n";
|
|
|
|
OS << " }\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " };\n\n";
|
|
|
|
|
|
|
|
OS << " // Predicate for searching for an opcode.\n";
|
|
|
|
OS << " struct LessOpcodeOperand {\n";
|
|
|
|
OS << " bool operator()(const OperandMatchEntry &LHS, StringRef RHS) {\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " return LHS.getMnemonic() < RHS;\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " }\n";
|
|
|
|
OS << " bool operator()(StringRef LHS, const OperandMatchEntry &RHS) {\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " return LHS < RHS.getMnemonic();\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " }\n";
|
|
|
|
OS << " bool operator()(const OperandMatchEntry &LHS,";
|
|
|
|
OS << " const OperandMatchEntry &RHS) {\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " }\n";
|
|
|
|
OS << " };\n";
|
|
|
|
|
|
|
|
OS << "} // end anonymous namespace.\n\n";
|
|
|
|
|
2012-03-04 04:44:43 +08:00
|
|
|
StringToOffsetTable StringTable;
|
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << "static const OperandMatchEntry OperandMatchTable["
|
|
|
|
<< Info.OperandMatchInfo.size() << "] = {\n";
|
|
|
|
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " /* Operand List Mask, Mnemonic, Operand Class, Features */\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
for (std::vector<OperandMatchEntry>::const_iterator it =
|
|
|
|
Info.OperandMatchInfo.begin(), ie = Info.OperandMatchInfo.end();
|
|
|
|
it != ie; ++it) {
|
|
|
|
const OperandMatchEntry &OMI = *it;
|
|
|
|
const MatchableInfo &II = *OMI.MI;
|
|
|
|
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " { " << OMI.OperandMask;
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
|
|
|
OS << " /* ";
|
|
|
|
bool printComma = false;
|
|
|
|
for (int i = 0, e = 31; i !=e; ++i)
|
|
|
|
if (OMI.OperandMask & (1 << i)) {
|
|
|
|
if (printComma)
|
|
|
|
OS << ", ";
|
|
|
|
OS << i;
|
|
|
|
printComma = true;
|
|
|
|
}
|
|
|
|
OS << " */";
|
|
|
|
|
2012-03-04 04:44:43 +08:00
|
|
|
// Store a pascal-style length byte in the mnemonic.
|
|
|
|
std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str();
|
2012-03-16 02:05:57 +08:00
|
|
|
OS << ", " << StringTable.GetOrAddStringOffset(LenMnemonic, false)
|
2012-04-02 15:48:39 +08:00
|
|
|
<< " /* " << II.Mnemonic << " */, ";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
|
|
|
// Write the required features mask.
|
|
|
|
if (!II.RequiredFeatures.empty()) {
|
|
|
|
for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) {
|
|
|
|
if (i) OS << "|";
|
|
|
|
OS << II.RequiredFeatures[i]->getEnumName();
|
|
|
|
}
|
|
|
|
} else
|
|
|
|
OS << "0";
|
2012-04-02 15:48:39 +08:00
|
|
|
|
|
|
|
OS << ", " << OMI.CI->Name;
|
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " },\n";
|
|
|
|
}
|
|
|
|
OS << "};\n\n";
|
|
|
|
|
2012-03-16 05:22:53 +08:00
|
|
|
OS << "const char *const OperandMatchEntry::MnemonicTable =\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
StringTable.EmitString(OS);
|
|
|
|
OS << ";\n\n";
|
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// Emit the operand class switch to call the correct custom parser for
|
|
|
|
// the found operand class.
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << Target.getName() << ClassName << "::OperandMatchResultTy "
|
|
|
|
<< Target.getName() << ClassName << "::\n"
|
2011-12-07 06:07:02 +08:00
|
|
|
<< "tryCustomParseOperand(SmallVectorImpl<MCParsedAsmOperand*>"
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
<< " &Operands,\n unsigned MCK) {\n\n"
|
|
|
|
<< " switch(MCK) {\n";
|
|
|
|
|
|
|
|
for (std::vector<ClassInfo*>::const_iterator it = Info.Classes.begin(),
|
|
|
|
ie = Info.Classes.end(); it != ie; ++it) {
|
|
|
|
ClassInfo *CI = *it;
|
|
|
|
if (CI->ParserMethod.empty())
|
|
|
|
continue;
|
|
|
|
OS << " case " << CI->Name << ":\n"
|
|
|
|
<< " return " << CI->ParserMethod << "(Operands);\n";
|
|
|
|
}
|
|
|
|
|
|
|
|
OS << " default:\n";
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " return MatchOperand_NoMatch;\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " }\n";
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " return MatchOperand_NoMatch;\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << "}\n\n";
|
|
|
|
|
|
|
|
// Emit the static custom operand parser. This code is very similar with
|
|
|
|
// the other matcher. Also use MatchResultTy here just in case we go for
|
|
|
|
// a better error handling.
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << Target.getName() << ClassName << "::OperandMatchResultTy "
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
<< Target.getName() << ClassName << "::\n"
|
|
|
|
<< "MatchOperandParserImpl(SmallVectorImpl<MCParsedAsmOperand*>"
|
|
|
|
<< " &Operands,\n StringRef Mnemonic) {\n";
|
|
|
|
|
|
|
|
// Emit code to get the available features.
|
|
|
|
OS << " // Get the current feature set.\n";
|
|
|
|
OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n";
|
|
|
|
|
|
|
|
OS << " // Get the next operand index.\n";
|
|
|
|
OS << " unsigned NextOpNum = Operands.size()-1;\n";
|
|
|
|
|
|
|
|
// Emit code to search the table.
|
|
|
|
OS << " // Search the table.\n";
|
|
|
|
OS << " std::pair<const OperandMatchEntry*, const OperandMatchEntry*>";
|
|
|
|
OS << " MnemonicRange =\n";
|
|
|
|
OS << " std::equal_range(OperandMatchTable, OperandMatchTable+"
|
|
|
|
<< Info.OperandMatchInfo.size() << ", Mnemonic,\n"
|
|
|
|
<< " LessOpcodeOperand());\n\n";
|
|
|
|
|
|
|
|
OS << " if (MnemonicRange.first == MnemonicRange.second)\n";
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " return MatchOperand_NoMatch;\n\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
|
|
|
OS << " for (const OperandMatchEntry *it = MnemonicRange.first,\n"
|
|
|
|
<< " *ie = MnemonicRange.second; it != ie; ++it) {\n";
|
|
|
|
|
|
|
|
OS << " // equal_range guarantees that instruction mnemonic matches.\n";
|
2012-03-04 04:44:43 +08:00
|
|
|
OS << " assert(Mnemonic == it->getMnemonic());\n\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
|
|
|
// Emit check that the required features are available.
|
|
|
|
OS << " // check if the available features match\n";
|
|
|
|
OS << " if ((AvailableFeatures & it->RequiredFeatures) "
|
|
|
|
<< "!= it->RequiredFeatures) {\n";
|
|
|
|
OS << " continue;\n";
|
|
|
|
OS << " }\n\n";
|
|
|
|
|
|
|
|
// Emit check to ensure the operand number matches.
|
|
|
|
OS << " // check if the operand in question has a custom parser.\n";
|
|
|
|
OS << " if (!(it->OperandMask & (1 << NextOpNum)))\n";
|
|
|
|
OS << " continue;\n\n";
|
|
|
|
|
|
|
|
// Emit call to the custom parser method
|
|
|
|
OS << " // call custom parse method to handle the operand\n";
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " OperandMatchResultTy Result = ";
|
2011-12-07 06:07:02 +08:00
|
|
|
OS << "tryCustomParseOperand(Operands, it->Class);\n";
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " if (Result != MatchOperand_NoMatch)\n";
|
|
|
|
OS << " return Result;\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " }\n\n";
|
|
|
|
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << " // Okay, we had no match.\n";
|
|
|
|
OS << " return MatchOperand_NoMatch;\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
2009-08-08 05:01:44 +08:00
|
|
|
void AsmMatcherEmitter::run(raw_ostream &OS) {
|
2010-12-13 08:23:57 +08:00
|
|
|
CodeGenTarget Target(Records);
|
2009-08-08 05:01:44 +08:00
|
|
|
Record *AsmParser = Target.getAsmParser();
|
|
|
|
std::string ClassName = AsmParser->getValueAsString("AsmParserClassName");
|
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
// Compute the information on the instructions to match.
|
2010-12-13 08:23:57 +08:00
|
|
|
AsmMatcherInfo Info(AsmParser, Target, Records);
|
2012-04-20 01:52:32 +08:00
|
|
|
Info.buildInfo();
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2010-02-03 07:46:36 +08:00
|
|
|
// Sort the instruction table using the partial order on classes. We use
|
|
|
|
// stable_sort to ensure that ambiguous instructions are still
|
|
|
|
// deterministically ordered.
|
2010-11-01 13:06:45 +08:00
|
|
|
std::stable_sort(Info.Matchables.begin(), Info.Matchables.end(),
|
|
|
|
less_ptr<MatchableInfo>());
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-08 13:24:34 +08:00
|
|
|
DEBUG_WITH_TYPE("instruction_info", {
|
2010-11-01 13:06:45 +08:00
|
|
|
for (std::vector<MatchableInfo*>::iterator
|
|
|
|
it = Info.Matchables.begin(), ie = Info.Matchables.end();
|
2009-08-08 15:50:56 +08:00
|
|
|
it != ie; ++it)
|
2009-08-07 16:26:05 +08:00
|
|
|
(*it)->dump();
|
|
|
|
});
|
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
// Check for ambiguous matchables.
|
2010-09-07 05:28:52 +08:00
|
|
|
DEBUG_WITH_TYPE("ambiguous_instrs", {
|
|
|
|
unsigned NumAmbiguous = 0;
|
2010-11-01 13:06:45 +08:00
|
|
|
for (unsigned i = 0, e = Info.Matchables.size(); i != e; ++i) {
|
2010-09-07 04:21:47 +08:00
|
|
|
for (unsigned j = i + 1; j != e; ++j) {
|
2010-11-01 13:06:45 +08:00
|
|
|
MatchableInfo &A = *Info.Matchables[i];
|
|
|
|
MatchableInfo &B = *Info.Matchables[j];
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2012-04-20 01:52:32 +08:00
|
|
|
if (A.couldMatchAmbiguouslyWith(B)) {
|
2010-11-01 13:06:45 +08:00
|
|
|
errs() << "warning: ambiguous matchables:\n";
|
2010-09-07 05:28:52 +08:00
|
|
|
A.dump();
|
|
|
|
errs() << "\nis incomparable with:\n";
|
|
|
|
B.dump();
|
|
|
|
errs() << "\n\n";
|
2010-09-07 04:21:47 +08:00
|
|
|
++NumAmbiguous;
|
|
|
|
}
|
2009-08-09 14:05:33 +08:00
|
|
|
}
|
2009-08-09 12:00:06 +08:00
|
|
|
}
|
2010-09-07 04:21:47 +08:00
|
|
|
if (NumAmbiguous)
|
2010-10-30 06:13:48 +08:00
|
|
|
errs() << "warning: " << NumAmbiguous
|
2010-11-01 13:06:45 +08:00
|
|
|
<< " ambiguous matchables!\n";
|
2010-09-07 05:28:52 +08:00
|
|
|
});
|
2009-08-09 12:00:06 +08:00
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
// Compute the information on the custom operand parsing.
|
2012-04-20 01:52:32 +08:00
|
|
|
Info.buildOperandMatchInfo();
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
2009-08-12 07:23:44 +08:00
|
|
|
// Write the output.
|
|
|
|
|
2010-09-07 03:11:01 +08:00
|
|
|
// Information for the class declaration.
|
|
|
|
OS << "\n#ifdef GET_ASSEMBLER_HEADER\n";
|
|
|
|
OS << "#undef GET_ASSEMBLER_HEADER\n";
|
2011-02-12 05:31:55 +08:00
|
|
|
OS << " // This should be included into the middle of the declaration of\n";
|
2011-07-26 08:24:13 +08:00
|
|
|
OS << " // your subclasses implementation of MCTargetAsmParser.\n";
|
2011-07-08 09:53:10 +08:00
|
|
|
OS << " unsigned ComputeAvailableFeatures(uint64_t FeatureBits) const;\n";
|
2011-02-05 07:17:40 +08:00
|
|
|
OS << " bool ConvertToMCInst(unsigned Kind, MCInst &Inst, "
|
|
|
|
<< "unsigned Opcode,\n"
|
|
|
|
<< " const SmallVectorImpl<MCParsedAsmOperand*> "
|
|
|
|
<< "&Operands);\n";
|
2011-01-27 05:43:46 +08:00
|
|
|
OS << " bool MnemonicIsValid(StringRef Mnemonic);\n";
|
2011-08-16 07:03:29 +08:00
|
|
|
OS << " unsigned MatchInstructionImpl(\n";
|
2011-01-10 23:26:11 +08:00
|
|
|
OS << " const SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n";
|
2012-01-11 01:50:43 +08:00
|
|
|
OS << " MCInst &Inst, unsigned &ErrorInfo, unsigned VariantID = 0);\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
|
|
|
if (Info.OperandMatchInfo.size()) {
|
2011-02-12 09:34:40 +08:00
|
|
|
OS << "\n enum OperandMatchResultTy {\n";
|
|
|
|
OS << " MatchOperand_Success, // operand matched successfully\n";
|
|
|
|
OS << " MatchOperand_NoMatch, // operand did not match\n";
|
|
|
|
OS << " MatchOperand_ParseFail // operand matched but had errors\n";
|
|
|
|
OS << " };\n";
|
|
|
|
OS << " OperandMatchResultTy MatchOperandParserImpl(\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n";
|
|
|
|
OS << " StringRef Mnemonic);\n";
|
|
|
|
|
2011-12-07 06:07:02 +08:00
|
|
|
OS << " OperandMatchResultTy tryCustomParseOperand(\n";
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " SmallVectorImpl<MCParsedAsmOperand*> &Operands,\n";
|
|
|
|
OS << " unsigned MCK);\n\n";
|
|
|
|
}
|
|
|
|
|
2010-09-07 03:11:01 +08:00
|
|
|
OS << "#endif // GET_ASSEMBLER_HEADER_INFO\n\n";
|
|
|
|
|
2012-06-23 07:56:44 +08:00
|
|
|
// Emit the operand match diagnostic enum names.
|
|
|
|
OS << "\n#ifdef GET_OPERAND_DIAGNOSTIC_TYPES\n";
|
|
|
|
OS << "#undef GET_OPERAND_DIAGNOSTIC_TYPES\n\n";
|
|
|
|
emitOperandDiagnosticTypes(Info, OS);
|
|
|
|
OS << "#endif // GET_OPERAND_DIAGNOSTIC_TYPES\n\n";
|
|
|
|
|
|
|
|
|
2010-09-07 03:11:01 +08:00
|
|
|
OS << "\n#ifdef GET_REGISTER_MATCHER\n";
|
|
|
|
OS << "#undef GET_REGISTER_MATCHER\n\n";
|
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
// Emit the subtarget feature enumeration.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitSubtargetFeatureFlagEnumeration(Info, OS);
|
2010-07-19 13:44:09 +08:00
|
|
|
|
2009-08-12 07:23:44 +08:00
|
|
|
// Emit the function to match a register name to number.
|
2012-08-18 04:16:42 +08:00
|
|
|
// This should be omitted for Mips target
|
|
|
|
if (AsmParser->getValueAsBit("ShouldEmitMatchRegisterName"))
|
|
|
|
emitMatchRegisterName(Target, AsmParser, OS);
|
2010-09-07 03:11:01 +08:00
|
|
|
|
|
|
|
OS << "#endif // GET_REGISTER_MATCHER\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2012-04-25 14:56:34 +08:00
|
|
|
OS << "\n#ifdef GET_SUBTARGET_FEATURE_NAME\n";
|
|
|
|
OS << "#undef GET_SUBTARGET_FEATURE_NAME\n\n";
|
2009-08-12 07:23:44 +08:00
|
|
|
|
2012-04-25 06:40:08 +08:00
|
|
|
// Generate the helper function to get the names for subtarget features.
|
|
|
|
emitGetSubtargetFeatureName(Info, OS);
|
|
|
|
|
2012-04-25 14:56:34 +08:00
|
|
|
OS << "#endif // GET_SUBTARGET_FEATURE_NAME\n\n";
|
|
|
|
|
|
|
|
OS << "\n#ifdef GET_MATCHER_IMPLEMENTATION\n";
|
|
|
|
OS << "#undef GET_MATCHER_IMPLEMENTATION\n\n";
|
|
|
|
|
2010-10-31 02:48:18 +08:00
|
|
|
// Generate the function that remaps for mnemonic aliases.
|
2012-04-20 01:52:32 +08:00
|
|
|
bool HasMnemonicAliases = emitMnemonicAliases(OS, Info);
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-09 12:00:06 +08:00
|
|
|
// Generate the unified function to convert operands into an MCInst.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitConvertToMCInst(Target, ClassName, Info.Matchables, OS);
|
2009-08-08 15:50:56 +08:00
|
|
|
|
|
|
|
// Emit the enumeration for classes which participate in matching.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitMatchClassEnumeration(Target, Info.Classes, OS);
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
// Emit the routine to match token strings to their match class.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitMatchTokenString(Target, Info.Classes, OS);
|
2009-08-07 16:26:05 +08:00
|
|
|
|
2009-08-11 00:05:47 +08:00
|
|
|
// Emit the subclass predicate routine.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitIsSubclass(Target, Info.Classes, OS);
|
2009-08-11 00:05:47 +08:00
|
|
|
|
2011-02-10 08:08:28 +08:00
|
|
|
// Emit the routine to validate an operand against a match class.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitValidateOperandClass(Info, OS);
|
2011-02-10 08:08:28 +08:00
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
// Emit the available features compute function.
|
2012-04-20 01:52:32 +08:00
|
|
|
emitComputeAvailableFeatures(Info, OS);
|
2010-07-19 13:44:09 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
|
|
|
|
size_t MaxNumOperands = 0;
|
2010-11-01 13:06:45 +08:00
|
|
|
for (std::vector<MatchableInfo*>::const_iterator it =
|
|
|
|
Info.Matchables.begin(), ie = Info.Matchables.end();
|
2009-08-08 15:50:56 +08:00
|
|
|
it != ie; ++it)
|
2010-11-02 09:03:43 +08:00
|
|
|
MaxNumOperands = std::max(MaxNumOperands, (*it)->AsmOperands.size());
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
// Emit the static match table; unused classes get initalized to 0 which is
|
|
|
|
// guaranteed to be InvalidMatchClass.
|
|
|
|
//
|
|
|
|
// FIXME: We can reduce the size of this table very easily. First, we change
|
|
|
|
// it so that store the kinds in separate bit-fields for each index, which
|
|
|
|
// only needs to be the max width used for classes at that index (we also need
|
|
|
|
// to reject based on this during classification). If we then make sure to
|
|
|
|
// order the match kinds appropriately (putting mnemonics last), then we
|
|
|
|
// should only end up using a few bits for each class, especially the ones
|
|
|
|
// following the mnemonic.
|
2010-09-07 05:08:38 +08:00
|
|
|
OS << "namespace {\n";
|
|
|
|
OS << " struct MatchEntry {\n";
|
2012-03-16 05:22:53 +08:00
|
|
|
OS << " static const char *const MnemonicTable;\n";
|
2012-04-02 15:48:39 +08:00
|
|
|
OS << " uint32_t Mnemonic;\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " uint16_t Opcode;\n";
|
2011-10-18 00:18:09 +08:00
|
|
|
OS << " " << getMinimalTypeForRange(Info.Matchables.size())
|
|
|
|
<< " ConvertFn;\n";
|
|
|
|
OS << " " << getMinimalTypeForRange(1ULL << Info.SubtargetFeatures.size())
|
|
|
|
<< " RequiredFeatures;\n";
|
2012-04-02 15:48:39 +08:00
|
|
|
OS << " " << getMinimalTypeForRange(Info.Classes.size())
|
|
|
|
<< " Classes[" << MaxNumOperands << "];\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " uint8_t AsmVariantID;\n\n";
|
|
|
|
OS << " StringRef getMnemonic() const {\n";
|
|
|
|
OS << " return StringRef(MnemonicTable + Mnemonic + 1,\n";
|
|
|
|
OS << " MnemonicTable[Mnemonic]);\n";
|
|
|
|
OS << " }\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " };\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
OS << " // Predicate for searching for an opcode.\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " struct LessOpcode {\n";
|
|
|
|
OS << " bool operator()(const MatchEntry &LHS, StringRef RHS) {\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " return LHS.getMnemonic() < RHS;\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " }\n";
|
|
|
|
OS << " bool operator()(StringRef LHS, const MatchEntry &RHS) {\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " return LHS < RHS.getMnemonic();\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " }\n";
|
2010-09-07 14:10:48 +08:00
|
|
|
OS << " bool operator()(const MatchEntry &LHS, const MatchEntry &RHS) {\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " return LHS.getMnemonic() < RHS.getMnemonic();\n";
|
2010-09-07 14:10:48 +08:00
|
|
|
OS << " }\n";
|
2010-09-07 05:08:38 +08:00
|
|
|
OS << " };\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 05:08:38 +08:00
|
|
|
OS << "} // end anonymous namespace.\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2012-03-04 03:13:26 +08:00
|
|
|
StringToOffsetTable StringTable;
|
|
|
|
|
2010-09-07 05:08:38 +08:00
|
|
|
OS << "static const MatchEntry MatchTable["
|
2010-11-01 13:06:45 +08:00
|
|
|
<< Info.Matchables.size() << "] = {\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-11-01 13:06:45 +08:00
|
|
|
for (std::vector<MatchableInfo*>::const_iterator it =
|
|
|
|
Info.Matchables.begin(), ie = Info.Matchables.end();
|
2009-08-08 15:50:56 +08:00
|
|
|
it != ie; ++it) {
|
2010-11-01 13:06:45 +08:00
|
|
|
MatchableInfo &II = **it;
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2012-03-04 03:13:26 +08:00
|
|
|
// Store a pascal-style length byte in the mnemonic.
|
|
|
|
std::string LenMnemonic = char(II.Mnemonic.size()) + II.Mnemonic.str();
|
2012-04-02 15:48:39 +08:00
|
|
|
OS << " { " << StringTable.GetOrAddStringOffset(LenMnemonic, false)
|
|
|
|
<< " /* " << II.Mnemonic << " */, "
|
|
|
|
<< Target.getName() << "::"
|
2012-03-04 03:13:26 +08:00
|
|
|
<< II.getResultInst()->TheDef->getName() << ", "
|
2012-04-02 15:48:39 +08:00
|
|
|
<< II.ConversionFnKind << ", ";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
// Write the required features mask.
|
|
|
|
if (!II.RequiredFeatures.empty()) {
|
|
|
|
for (unsigned i = 0, e = II.RequiredFeatures.size(); i != e; ++i) {
|
|
|
|
if (i) OS << "|";
|
2010-10-31 04:07:57 +08:00
|
|
|
OS << II.RequiredFeatures[i]->getEnumName();
|
2010-07-19 13:44:09 +08:00
|
|
|
}
|
|
|
|
} else
|
|
|
|
OS << "0";
|
2012-04-02 15:48:39 +08:00
|
|
|
|
|
|
|
OS << ", { ";
|
|
|
|
for (unsigned i = 0, e = II.AsmOperands.size(); i != e; ++i) {
|
|
|
|
MatchableInfo::AsmOperand &Op = II.AsmOperands[i];
|
|
|
|
|
|
|
|
if (i) OS << ", ";
|
|
|
|
OS << Op.Class->Name;
|
|
|
|
}
|
|
|
|
OS << " }, " << II.AsmVariantID;
|
2010-07-19 13:44:09 +08:00
|
|
|
OS << "},\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
}
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 05:08:38 +08:00
|
|
|
OS << "};\n\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
|
2012-03-16 05:22:53 +08:00
|
|
|
OS << "const char *const MatchEntry::MnemonicTable =\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
StringTable.EmitString(OS);
|
|
|
|
OS << ";\n\n";
|
|
|
|
|
2011-01-27 05:43:46 +08:00
|
|
|
// A method to determine if a mnemonic is in the list.
|
|
|
|
OS << "bool " << Target.getName() << ClassName << "::\n"
|
|
|
|
<< "MnemonicIsValid(StringRef Mnemonic) {\n";
|
|
|
|
OS << " // Search the table.\n";
|
|
|
|
OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n";
|
|
|
|
OS << " std::equal_range(MatchTable, MatchTable+"
|
|
|
|
<< Info.Matchables.size() << ", Mnemonic, LessOpcode());\n";
|
|
|
|
OS << " return MnemonicRange.first != MnemonicRange.second;\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
|
2010-09-07 05:08:38 +08:00
|
|
|
// Finally, build the match function.
|
2011-08-16 07:03:29 +08:00
|
|
|
OS << "unsigned "
|
2010-09-07 05:08:38 +08:00
|
|
|
<< Target.getName() << ClassName << "::\n"
|
|
|
|
<< "MatchInstructionImpl(const SmallVectorImpl<MCParsedAsmOperand*>"
|
|
|
|
<< " &Operands,\n";
|
2012-04-25 06:40:08 +08:00
|
|
|
OS << " MCInst &Inst, unsigned &ErrorInfo, ";
|
|
|
|
OS << "unsigned VariantID) {\n";
|
2010-07-19 13:44:09 +08:00
|
|
|
|
|
|
|
// Emit code to get the available features.
|
|
|
|
OS << " // Get the current feature set.\n";
|
|
|
|
OS << " unsigned AvailableFeatures = getAvailableFeatures();\n\n";
|
|
|
|
|
2010-10-31 01:36:36 +08:00
|
|
|
OS << " // Get the instruction mnemonic, which is the first token.\n";
|
|
|
|
OS << " StringRef Mnemonic = ((" << Target.getName()
|
|
|
|
<< "Operand*)Operands[0])->getToken();\n\n";
|
|
|
|
|
2010-10-31 02:48:18 +08:00
|
|
|
if (HasMnemonicAliases) {
|
|
|
|
OS << " // Process all MnemonicAliases to remap the mnemonic.\n";
|
2012-01-18 02:30:45 +08:00
|
|
|
OS << " // FIXME : Add an entry in AsmParserVariant to check this.\n";
|
|
|
|
OS << " if (!VariantID)\n";
|
|
|
|
OS << " applyMnemonicAliases(Mnemonic, AvailableFeatures);\n\n";
|
2010-10-31 02:48:18 +08:00
|
|
|
}
|
2011-01-27 05:26:19 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
// Emit code to compute the class list for this operand vector.
|
|
|
|
OS << " // Eliminate obvious mismatches.\n";
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " if (Operands.size() > " << (MaxNumOperands+1) << ") {\n";
|
|
|
|
OS << " ErrorInfo = " << (MaxNumOperands+1) << ";\n";
|
|
|
|
OS << " return Match_InvalidOperand;\n";
|
|
|
|
OS << " }\n\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
|
2010-09-07 07:37:39 +08:00
|
|
|
OS << " // Some state to try to produce better error messages.\n";
|
2011-08-16 07:03:29 +08:00
|
|
|
OS << " bool HadMatchOtherThanFeatures = false;\n";
|
2011-08-17 04:12:35 +08:00
|
|
|
OS << " bool HadMatchOtherThanPredicate = false;\n";
|
2011-08-16 07:03:29 +08:00
|
|
|
OS << " unsigned RetCode = Match_InvalidOperand;\n";
|
2012-06-19 03:45:46 +08:00
|
|
|
OS << " unsigned MissingFeatures = ~0U;\n";
|
2011-02-12 05:31:55 +08:00
|
|
|
OS << " // Set ErrorInfo to the operand that mismatches if it is\n";
|
2010-09-07 07:37:39 +08:00
|
|
|
OS << " // wrong for all instances of the instruction.\n";
|
|
|
|
OS << " ErrorInfo = ~0U;\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
|
2009-08-08 15:50:56 +08:00
|
|
|
// Emit code to search the table.
|
|
|
|
OS << " // Search the table.\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " std::pair<const MatchEntry*, const MatchEntry*> MnemonicRange =\n";
|
|
|
|
OS << " std::equal_range(MatchTable, MatchTable+"
|
2010-11-01 13:06:45 +08:00
|
|
|
<< Info.Matchables.size() << ", Mnemonic, LessOpcode());\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 05:54:15 +08:00
|
|
|
OS << " // Return a more specific error code if no mnemonics match.\n";
|
|
|
|
OS << " if (MnemonicRange.first == MnemonicRange.second)\n";
|
|
|
|
OS << " return Match_MnemonicFail;\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " for (const MatchEntry *it = MnemonicRange.first, "
|
2010-09-07 05:23:43 +08:00
|
|
|
<< "*ie = MnemonicRange.second;\n";
|
2010-09-07 05:22:45 +08:00
|
|
|
OS << " it != ie; ++it) {\n";
|
2010-07-19 13:44:09 +08:00
|
|
|
|
2010-09-07 14:06:06 +08:00
|
|
|
OS << " // equal_range guarantees that instruction mnemonic matches.\n";
|
2012-03-04 03:13:26 +08:00
|
|
|
OS << " assert(Mnemonic == it->getMnemonic());\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-07-19 13:44:09 +08:00
|
|
|
// Emit check that the subclasses match.
|
2012-01-11 01:50:43 +08:00
|
|
|
OS << " if (VariantID != it->AsmVariantID) continue;\n";
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " bool OperandsValid = true;\n";
|
|
|
|
OS << " for (unsigned i = 0; i != " << MaxNumOperands << "; ++i) {\n";
|
2011-02-10 08:08:28 +08:00
|
|
|
OS << " if (i + 1 >= Operands.size()) {\n";
|
|
|
|
OS << " OperandsValid = (it->Classes[i] == " <<"InvalidMatchClass);\n";
|
2012-08-04 18:31:40 +08:00
|
|
|
OS << " if (!OperandsValid) ErrorInfo = i + 1;\n";
|
2011-05-04 03:09:56 +08:00
|
|
|
OS << " break;\n";
|
2011-02-10 08:08:28 +08:00
|
|
|
OS << " }\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " unsigned Diag = validateOperandClass(Operands[i+1],\n";
|
|
|
|
OS.indent(43);
|
|
|
|
OS << "(MatchClassKind)it->Classes[i]);\n";
|
|
|
|
OS << " if (Diag == Match_Success)\n";
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " continue;\n";
|
2010-09-07 07:37:39 +08:00
|
|
|
OS << " // If this operand is broken for all of the instances of this\n";
|
|
|
|
OS << " // mnemonic, keep track of it so we can report loc info.\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " // If we already had a match that only failed due to a\n";
|
|
|
|
OS << " // target predicate, that diagnostic is preferred.\n";
|
|
|
|
OS << " if (!HadMatchOtherThanPredicate &&\n";
|
|
|
|
OS << " (it == MnemonicRange.first || ErrorInfo <= i+1)) {\n";
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " ErrorInfo = i+1;\n";
|
2012-06-27 06:58:01 +08:00
|
|
|
OS << " // InvalidOperand is the default. Prefer specificity.\n";
|
|
|
|
OS << " if (Diag != Match_InvalidOperand)\n";
|
|
|
|
OS << " RetCode = Diag;\n";
|
2012-06-23 07:56:44 +08:00
|
|
|
OS << " }\n";
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " // Otherwise, just reject this instance of the mnemonic.\n";
|
|
|
|
OS << " OperandsValid = false;\n";
|
|
|
|
OS << " break;\n";
|
|
|
|
OS << " }\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
2010-09-07 06:11:18 +08:00
|
|
|
OS << " if (!OperandsValid) continue;\n";
|
2010-09-07 04:08:02 +08:00
|
|
|
|
|
|
|
// Emit check that the required features are available.
|
|
|
|
OS << " if ((AvailableFeatures & it->RequiredFeatures) "
|
|
|
|
<< "!= it->RequiredFeatures) {\n";
|
|
|
|
OS << " HadMatchOtherThanFeatures = true;\n";
|
2012-06-19 03:45:46 +08:00
|
|
|
OS << " unsigned NewMissingFeatures = it->RequiredFeatures & "
|
|
|
|
"~AvailableFeatures;\n";
|
|
|
|
OS << " if (CountPopulation_32(NewMissingFeatures) <= "
|
|
|
|
"CountPopulation_32(MissingFeatures))\n";
|
|
|
|
OS << " MissingFeatures = NewMissingFeatures;\n";
|
2010-09-07 04:08:02 +08:00
|
|
|
OS << " continue;\n";
|
|
|
|
OS << " }\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
OS << "\n";
|
2011-02-05 01:12:23 +08:00
|
|
|
OS << " // We have selected a definite instruction, convert the parsed\n"
|
|
|
|
<< " // operands into the appropriate MCInst.\n";
|
|
|
|
OS << " if (!ConvertToMCInst(it->ConvertFn, Inst,\n"
|
|
|
|
<< " it->Opcode, Operands))\n";
|
|
|
|
OS << " return Match_ConversionFail;\n";
|
|
|
|
OS << "\n";
|
2010-03-19 04:05:56 +08:00
|
|
|
|
2011-08-16 07:03:29 +08:00
|
|
|
// Verify the instruction with the target-specific match predicate function.
|
|
|
|
OS << " // We have a potential match. Check the target predicate to\n"
|
|
|
|
<< " // handle any context sensitive constraints.\n"
|
|
|
|
<< " unsigned MatchResult;\n"
|
|
|
|
<< " if ((MatchResult = checkTargetMatchPredicate(Inst)) !="
|
|
|
|
<< " Match_Success) {\n"
|
|
|
|
<< " Inst.clear();\n"
|
|
|
|
<< " RetCode = MatchResult;\n"
|
2011-08-17 04:12:35 +08:00
|
|
|
<< " HadMatchOtherThanPredicate = true;\n"
|
2011-08-16 07:03:29 +08:00
|
|
|
<< " continue;\n"
|
|
|
|
<< " }\n\n";
|
|
|
|
|
2010-03-19 04:05:56 +08:00
|
|
|
// Call the post-processing function, if used.
|
|
|
|
std::string InsnCleanupFn =
|
|
|
|
AsmParser->getValueAsString("AsmParserInstCleanup");
|
|
|
|
if (!InsnCleanupFn.empty())
|
|
|
|
OS << " " << InsnCleanupFn << "(Inst);\n";
|
|
|
|
|
2010-09-07 03:22:17 +08:00
|
|
|
OS << " return Match_Success;\n";
|
2009-08-08 15:50:56 +08:00
|
|
|
OS << " }\n\n";
|
2009-07-31 10:32:59 +08:00
|
|
|
|
2010-09-07 04:08:02 +08:00
|
|
|
OS << " // Okay, we had no match. Try to return a useful error code.\n";
|
2012-08-22 01:22:47 +08:00
|
|
|
OS << " if (HadMatchOtherThanPredicate || !HadMatchOtherThanFeatures)\n";
|
|
|
|
OS << " return RetCode;\n\n";
|
2012-06-19 03:45:46 +08:00
|
|
|
OS << " // Missing feature matches return which features were missing\n";
|
|
|
|
OS << " ErrorInfo = MissingFeatures;\n";
|
2011-08-17 04:12:35 +08:00
|
|
|
OS << " return Match_MissingFeature;\n";
|
2009-07-31 10:32:59 +08:00
|
|
|
OS << "}\n\n";
|
2010-10-30 06:13:48 +08:00
|
|
|
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
if (Info.OperandMatchInfo.size())
|
2012-04-20 01:52:32 +08:00
|
|
|
emitCustomOperandParsing(OS, Target, Info, ClassName);
|
Implement support for custom target specific asm parsing of operands.
Motivation: Improve the parsing of not usual (different from registers or
immediates) operand forms.
This commit implements only the generic support. The ARM specific modifications
will come next.
A table like the one below is autogenerated for every instruction
containing a 'ParserMethod' in its AsmOperandClass
static const OperandMatchEntry OperandMatchTable[20] = {
/* Mnemonic, Operand List Mask, Operand Class, Features */
{ "cdp", 29 /* 0, 2, 3, 4 */, MCK_Coproc, Feature_IsThumb|Feature_HasV6 },
{ "cdp", 58 /* 1, 3, 4, 5 */, MCK_Coproc, Feature_IsARM },
A matcher function very similar (but lot more naive) to
MatchInstructionImpl scans the table. After the mnemonic match, the
features are checked and if the "to be parsed" operand index is
present in the mask, there's a real match. Then, a switch like the one
below dispatch the parsing to the custom method provided in
'ParseMethod':
case MCK_Coproc:
return TryParseCoprocessorOperandName(Operands);
llvm-svn: 125030
2011-02-08 03:38:32 +08:00
|
|
|
|
2010-09-07 03:11:01 +08:00
|
|
|
OS << "#endif // GET_MATCHER_IMPLEMENTATION\n\n";
|
2009-07-12 03:39:44 +08:00
|
|
|
}
|
2012-06-11 23:37:55 +08:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
|
|
|
void EmitAsmMatcher(RecordKeeper &RK, raw_ostream &OS) {
|
|
|
|
emitSourceFileHeader("Assembly Matcher Source Fragment", OS);
|
|
|
|
AsmMatcherEmitter(RK).run(OS);
|
|
|
|
}
|
|
|
|
|
|
|
|
} // End llvm namespace
|