2017-10-19 07:33:31 +08:00
|
|
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
|
2018-05-06 05:19:59 +08:00
|
|
|
# RUN: llc -mtriple=x86_64-linux-gnu -run-pass=instruction-select -verify-machineinstrs %s -o - | FileCheck %s --check-prefix=ALL
|
2017-09-13 17:05:23 +08:00
|
|
|
--- |
|
|
|
|
|
|
|
|
define double @test(float %a) {
|
|
|
|
entry:
|
|
|
|
%conv = fpext float %a to double
|
|
|
|
ret double %conv
|
|
|
|
}
|
|
|
|
|
|
|
|
...
|
|
|
|
---
|
|
|
|
name: test
|
|
|
|
alignment: 4
|
|
|
|
legalized: true
|
|
|
|
regBankSelected: true
|
|
|
|
registers:
|
|
|
|
- { id: 0, class: vecr, preferred-register: '' }
|
|
|
|
- { id: 1, class: vecr, preferred-register: '' }
|
2018-02-09 06:41:47 +08:00
|
|
|
- { id: 2, class: vecr, preferred-register: '' }
|
|
|
|
- { id: 3, class: vecr, preferred-register: '' }
|
2017-09-13 17:05:23 +08:00
|
|
|
liveins:
|
|
|
|
fixedStack:
|
|
|
|
stack:
|
|
|
|
constants:
|
|
|
|
body: |
|
|
|
|
bb.1.entry:
|
2018-02-01 06:04:26 +08:00
|
|
|
liveins: $xmm0
|
2017-09-13 17:05:23 +08:00
|
|
|
|
2017-10-19 07:33:31 +08:00
|
|
|
; ALL-LABEL: name: test
|
2018-02-09 06:41:47 +08:00
|
|
|
; ALL: [[COPY:%[0-9]+]]:vr128 = COPY $xmm0
|
|
|
|
; ALL: [[COPY1:%[0-9]+]]:fr32 = COPY [[COPY]]
|
|
|
|
; ALL: [[CVTSS2SDrr:%[0-9]+]]:fr64 = CVTSS2SDrr [[COPY1]]
|
|
|
|
; ALL: [[COPY2:%[0-9]+]]:vr128 = COPY [[CVTSS2SDrr]]
|
|
|
|
; ALL: $xmm0 = COPY [[COPY2]]
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: RET 0, implicit $xmm0
|
2018-02-09 06:41:47 +08:00
|
|
|
%1:vecr(s128) = COPY $xmm0
|
|
|
|
%0:vecr(s32) = G_TRUNC %1(s128)
|
|
|
|
%2:vecr(s64) = G_FPEXT %0(s32)
|
|
|
|
%3:vecr(s128) = G_ANYEXT %2(s64)
|
|
|
|
$xmm0 = COPY %3(s128)
|
2018-02-01 06:04:26 +08:00
|
|
|
RET 0, implicit $xmm0
|
2017-09-13 17:05:23 +08:00
|
|
|
|
|
|
|
...
|