2018-09-19 18:54:22 +08:00
|
|
|
//===-- RISCVExpandPseudoInsts.cpp - Expand pseudo instructions -----------===//
|
|
|
|
//
|
2019-01-19 16:50:56 +08:00
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
2018-09-19 18:54:22 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains a pass that expands pseudo instructions into target
|
|
|
|
// instructions. This pass should be run after register allocation but before
|
|
|
|
// the post-regalloc scheduling pass.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "RISCV.h"
|
|
|
|
#include "RISCVInstrInfo.h"
|
|
|
|
#include "RISCVTargetMachine.h"
|
|
|
|
|
|
|
|
#include "llvm/CodeGen/LivePhysRegs.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define RISCV_EXPAND_PSEUDO_NAME "RISCV pseudo instruction expansion pass"
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
|
|
|
|
class RISCVExpandPseudo : public MachineFunctionPass {
|
|
|
|
public:
|
|
|
|
const RISCVInstrInfo *TII;
|
|
|
|
static char ID;
|
|
|
|
|
|
|
|
RISCVExpandPseudo() : MachineFunctionPass(ID) {
|
|
|
|
initializeRISCVExpandPseudoPass(*PassRegistry::getPassRegistry());
|
|
|
|
}
|
|
|
|
|
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
|
|
|
|
|
|
|
StringRef getPassName() const override { return RISCV_EXPAND_PSEUDO_NAME; }
|
|
|
|
|
|
|
|
private:
|
|
|
|
bool expandMBB(MachineBasicBlock &MBB);
|
|
|
|
bool expandMI(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI);
|
|
|
|
bool expandAtomicBinOp(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MBBI, AtomicRMWInst::BinOp,
|
|
|
|
bool IsMasked, int Width,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI);
|
|
|
|
bool expandAtomicMinMaxOp(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MBBI,
|
|
|
|
AtomicRMWInst::BinOp, bool IsMasked, int Width,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI);
|
2018-11-30 04:43:42 +08:00
|
|
|
bool expandAtomicCmpXchg(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MBBI, bool IsMasked,
|
|
|
|
int Width, MachineBasicBlock::iterator &NextMBBI);
|
2019-04-01 22:42:56 +08:00
|
|
|
bool expandLoadLocalAddress(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MBBI,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI);
|
2018-09-19 18:54:22 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
char RISCVExpandPseudo::ID = 0;
|
|
|
|
|
|
|
|
bool RISCVExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
TII = static_cast<const RISCVInstrInfo *>(MF.getSubtarget().getInstrInfo());
|
|
|
|
bool Modified = false;
|
|
|
|
for (auto &MBB : MF)
|
|
|
|
Modified |= expandMBB(MBB);
|
|
|
|
return Modified;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RISCVExpandPseudo::expandMBB(MachineBasicBlock &MBB) {
|
|
|
|
bool Modified = false;
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
|
|
|
|
while (MBBI != E) {
|
|
|
|
MachineBasicBlock::iterator NMBBI = std::next(MBBI);
|
|
|
|
Modified |= expandMI(MBB, MBBI, NMBBI);
|
|
|
|
MBBI = NMBBI;
|
|
|
|
}
|
|
|
|
|
|
|
|
return Modified;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RISCVExpandPseudo::expandMI(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MBBI,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI) {
|
|
|
|
switch (MBBI->getOpcode()) {
|
|
|
|
case RISCV::PseudoAtomicLoadNand32:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Nand, false, 32,
|
|
|
|
NextMBBI);
|
2019-01-17 18:04:39 +08:00
|
|
|
case RISCV::PseudoAtomicLoadNand64:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Nand, false, 64,
|
|
|
|
NextMBBI);
|
2018-09-19 18:54:22 +08:00
|
|
|
case RISCV::PseudoMaskedAtomicSwap32:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Xchg, true, 32,
|
|
|
|
NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadAdd32:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Add, true, 32, NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadSub32:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Sub, true, 32, NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadNand32:
|
|
|
|
return expandAtomicBinOp(MBB, MBBI, AtomicRMWInst::Nand, true, 32,
|
|
|
|
NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadMax32:
|
|
|
|
return expandAtomicMinMaxOp(MBB, MBBI, AtomicRMWInst::Max, true, 32,
|
|
|
|
NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadMin32:
|
|
|
|
return expandAtomicMinMaxOp(MBB, MBBI, AtomicRMWInst::Min, true, 32,
|
|
|
|
NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadUMax32:
|
|
|
|
return expandAtomicMinMaxOp(MBB, MBBI, AtomicRMWInst::UMax, true, 32,
|
|
|
|
NextMBBI);
|
|
|
|
case RISCV::PseudoMaskedAtomicLoadUMin32:
|
|
|
|
return expandAtomicMinMaxOp(MBB, MBBI, AtomicRMWInst::UMin, true, 32,
|
|
|
|
NextMBBI);
|
2018-11-30 04:43:42 +08:00
|
|
|
case RISCV::PseudoCmpXchg32:
|
|
|
|
return expandAtomicCmpXchg(MBB, MBBI, false, 32, NextMBBI);
|
2019-01-17 18:04:39 +08:00
|
|
|
case RISCV::PseudoCmpXchg64:
|
|
|
|
return expandAtomicCmpXchg(MBB, MBBI, false, 64, NextMBBI);
|
2018-11-30 04:43:42 +08:00
|
|
|
case RISCV::PseudoMaskedCmpXchg32:
|
|
|
|
return expandAtomicCmpXchg(MBB, MBBI, true, 32, NextMBBI);
|
2019-04-01 22:42:56 +08:00
|
|
|
case RISCV::PseudoLLA:
|
|
|
|
return expandLoadLocalAddress(MBB, MBBI, NextMBBI);
|
2018-09-19 18:54:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned getLRForRMW32(AtomicOrdering Ordering) {
|
|
|
|
switch (Ordering) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicOrdering");
|
|
|
|
case AtomicOrdering::Monotonic:
|
|
|
|
return RISCV::LR_W;
|
|
|
|
case AtomicOrdering::Acquire:
|
|
|
|
return RISCV::LR_W_AQ;
|
|
|
|
case AtomicOrdering::Release:
|
|
|
|
return RISCV::LR_W;
|
|
|
|
case AtomicOrdering::AcquireRelease:
|
|
|
|
return RISCV::LR_W_AQ;
|
|
|
|
case AtomicOrdering::SequentiallyConsistent:
|
|
|
|
return RISCV::LR_W_AQ_RL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned getSCForRMW32(AtomicOrdering Ordering) {
|
|
|
|
switch (Ordering) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicOrdering");
|
|
|
|
case AtomicOrdering::Monotonic:
|
|
|
|
return RISCV::SC_W;
|
|
|
|
case AtomicOrdering::Acquire:
|
|
|
|
return RISCV::SC_W;
|
|
|
|
case AtomicOrdering::Release:
|
|
|
|
return RISCV::SC_W_RL;
|
|
|
|
case AtomicOrdering::AcquireRelease:
|
|
|
|
return RISCV::SC_W_RL;
|
|
|
|
case AtomicOrdering::SequentiallyConsistent:
|
|
|
|
return RISCV::SC_W_AQ_RL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-01-17 18:04:39 +08:00
|
|
|
static unsigned getLRForRMW64(AtomicOrdering Ordering) {
|
|
|
|
switch (Ordering) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicOrdering");
|
|
|
|
case AtomicOrdering::Monotonic:
|
|
|
|
return RISCV::LR_D;
|
|
|
|
case AtomicOrdering::Acquire:
|
|
|
|
return RISCV::LR_D_AQ;
|
|
|
|
case AtomicOrdering::Release:
|
|
|
|
return RISCV::LR_D;
|
|
|
|
case AtomicOrdering::AcquireRelease:
|
|
|
|
return RISCV::LR_D_AQ;
|
|
|
|
case AtomicOrdering::SequentiallyConsistent:
|
|
|
|
return RISCV::LR_D_AQ_RL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned getSCForRMW64(AtomicOrdering Ordering) {
|
|
|
|
switch (Ordering) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicOrdering");
|
|
|
|
case AtomicOrdering::Monotonic:
|
|
|
|
return RISCV::SC_D;
|
|
|
|
case AtomicOrdering::Acquire:
|
|
|
|
return RISCV::SC_D;
|
|
|
|
case AtomicOrdering::Release:
|
|
|
|
return RISCV::SC_D_RL;
|
|
|
|
case AtomicOrdering::AcquireRelease:
|
|
|
|
return RISCV::SC_D_RL;
|
|
|
|
case AtomicOrdering::SequentiallyConsistent:
|
|
|
|
return RISCV::SC_D_AQ_RL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned getLRForRMW(AtomicOrdering Ordering, int Width) {
|
|
|
|
if (Width == 32)
|
|
|
|
return getLRForRMW32(Ordering);
|
|
|
|
if (Width == 64)
|
|
|
|
return getLRForRMW64(Ordering);
|
|
|
|
llvm_unreachable("Unexpected LR width\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned getSCForRMW(AtomicOrdering Ordering, int Width) {
|
|
|
|
if (Width == 32)
|
|
|
|
return getSCForRMW32(Ordering);
|
|
|
|
if (Width == 64)
|
|
|
|
return getSCForRMW64(Ordering);
|
|
|
|
llvm_unreachable("Unexpected SC width\n");
|
|
|
|
}
|
|
|
|
|
2018-09-19 18:54:22 +08:00
|
|
|
static void doAtomicBinOpExpansion(const RISCVInstrInfo *TII, MachineInstr &MI,
|
|
|
|
DebugLoc DL, MachineBasicBlock *ThisMBB,
|
|
|
|
MachineBasicBlock *LoopMBB,
|
|
|
|
MachineBasicBlock *DoneMBB,
|
|
|
|
AtomicRMWInst::BinOp BinOp, int Width) {
|
|
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
|
|
unsigned ScratchReg = MI.getOperand(1).getReg();
|
|
|
|
unsigned AddrReg = MI.getOperand(2).getReg();
|
|
|
|
unsigned IncrReg = MI.getOperand(3).getReg();
|
|
|
|
AtomicOrdering Ordering =
|
|
|
|
static_cast<AtomicOrdering>(MI.getOperand(4).getImm());
|
|
|
|
|
|
|
|
// .loop:
|
2019-01-17 18:04:39 +08:00
|
|
|
// lr.[w|d] dest, (addr)
|
2018-09-19 18:54:22 +08:00
|
|
|
// binop scratch, dest, val
|
2019-01-17 18:04:39 +08:00
|
|
|
// sc.[w|d] scratch, scratch, (addr)
|
2018-09-19 18:54:22 +08:00
|
|
|
// bnez scratch, loop
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopMBB, DL, TII->get(getLRForRMW(Ordering, Width)), DestReg)
|
2018-09-19 18:54:22 +08:00
|
|
|
.addReg(AddrReg);
|
|
|
|
switch (BinOp) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicRMW BinOp");
|
|
|
|
case AtomicRMWInst::Nand:
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::AND), ScratchReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(IncrReg);
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::XORI), ScratchReg)
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addImm(-1);
|
|
|
|
break;
|
|
|
|
}
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopMBB, DL, TII->get(getSCForRMW(Ordering, Width)), ScratchReg)
|
2018-09-19 18:54:22 +08:00
|
|
|
.addReg(AddrReg)
|
|
|
|
.addReg(ScratchReg);
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addMBB(LoopMBB);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void insertMaskedMerge(const RISCVInstrInfo *TII, DebugLoc DL,
|
|
|
|
MachineBasicBlock *MBB, unsigned DestReg,
|
|
|
|
unsigned OldValReg, unsigned NewValReg,
|
|
|
|
unsigned MaskReg, unsigned ScratchReg) {
|
|
|
|
assert(OldValReg != ScratchReg && "OldValReg and ScratchReg must be unique");
|
|
|
|
assert(OldValReg != MaskReg && "OldValReg and MaskReg must be unique");
|
|
|
|
assert(ScratchReg != MaskReg && "ScratchReg and MaskReg must be unique");
|
|
|
|
|
|
|
|
// We select bits from newval and oldval using:
|
|
|
|
// https://graphics.stanford.edu/~seander/bithacks.html#MaskedMerge
|
|
|
|
// r = oldval ^ ((oldval ^ newval) & masktargetdata);
|
|
|
|
BuildMI(MBB, DL, TII->get(RISCV::XOR), ScratchReg)
|
|
|
|
.addReg(OldValReg)
|
|
|
|
.addReg(NewValReg);
|
|
|
|
BuildMI(MBB, DL, TII->get(RISCV::AND), ScratchReg)
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(MaskReg);
|
|
|
|
BuildMI(MBB, DL, TII->get(RISCV::XOR), DestReg)
|
|
|
|
.addReg(OldValReg)
|
|
|
|
.addReg(ScratchReg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void doMaskedAtomicBinOpExpansion(
|
|
|
|
const RISCVInstrInfo *TII, MachineInstr &MI, DebugLoc DL,
|
|
|
|
MachineBasicBlock *ThisMBB, MachineBasicBlock *LoopMBB,
|
|
|
|
MachineBasicBlock *DoneMBB, AtomicRMWInst::BinOp BinOp, int Width) {
|
2019-01-17 18:04:39 +08:00
|
|
|
assert(Width == 32 && "Should never need to expand masked 64-bit operations");
|
2018-09-19 18:54:22 +08:00
|
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
|
|
unsigned ScratchReg = MI.getOperand(1).getReg();
|
|
|
|
unsigned AddrReg = MI.getOperand(2).getReg();
|
|
|
|
unsigned IncrReg = MI.getOperand(3).getReg();
|
|
|
|
unsigned MaskReg = MI.getOperand(4).getReg();
|
|
|
|
AtomicOrdering Ordering =
|
|
|
|
static_cast<AtomicOrdering>(MI.getOperand(5).getImm());
|
|
|
|
|
|
|
|
// .loop:
|
|
|
|
// lr.w destreg, (alignedaddr)
|
|
|
|
// binop scratch, destreg, incr
|
|
|
|
// xor scratch, destreg, scratch
|
|
|
|
// and scratch, scratch, masktargetdata
|
|
|
|
// xor scratch, destreg, scratch
|
|
|
|
// sc.w scratch, scratch, (alignedaddr)
|
|
|
|
// bnez scratch, loop
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(getLRForRMW32(Ordering)), DestReg)
|
|
|
|
.addReg(AddrReg);
|
|
|
|
switch (BinOp) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicRMW BinOp");
|
|
|
|
case AtomicRMWInst::Xchg:
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::ADD), ScratchReg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addReg(IncrReg);
|
|
|
|
break;
|
|
|
|
case AtomicRMWInst::Add:
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::ADD), ScratchReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(IncrReg);
|
|
|
|
break;
|
|
|
|
case AtomicRMWInst::Sub:
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::SUB), ScratchReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(IncrReg);
|
|
|
|
break;
|
|
|
|
case AtomicRMWInst::Nand:
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::AND), ScratchReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(IncrReg);
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::XORI), ScratchReg)
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addImm(-1);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
insertMaskedMerge(TII, DL, LoopMBB, ScratchReg, DestReg, ScratchReg, MaskReg,
|
|
|
|
ScratchReg);
|
|
|
|
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(getSCForRMW32(Ordering)), ScratchReg)
|
|
|
|
.addReg(AddrReg)
|
|
|
|
.addReg(ScratchReg);
|
|
|
|
BuildMI(LoopMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addMBB(LoopMBB);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RISCVExpandPseudo::expandAtomicBinOp(
|
|
|
|
MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
|
|
|
|
AtomicRMWInst::BinOp BinOp, bool IsMasked, int Width,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI) {
|
|
|
|
MachineInstr &MI = *MBBI;
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
auto LoopMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto DoneMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
|
|
|
|
// Insert new MBBs.
|
|
|
|
MF->insert(++MBB.getIterator(), LoopMBB);
|
|
|
|
MF->insert(++LoopMBB->getIterator(), DoneMBB);
|
|
|
|
|
|
|
|
// Set up successors and transfer remaining instructions to DoneMBB.
|
|
|
|
LoopMBB->addSuccessor(LoopMBB);
|
|
|
|
LoopMBB->addSuccessor(DoneMBB);
|
|
|
|
DoneMBB->splice(DoneMBB->end(), &MBB, MI, MBB.end());
|
|
|
|
DoneMBB->transferSuccessors(&MBB);
|
|
|
|
MBB.addSuccessor(LoopMBB);
|
|
|
|
|
|
|
|
if (!IsMasked)
|
|
|
|
doAtomicBinOpExpansion(TII, MI, DL, &MBB, LoopMBB, DoneMBB, BinOp, Width);
|
|
|
|
else
|
|
|
|
doMaskedAtomicBinOpExpansion(TII, MI, DL, &MBB, LoopMBB, DoneMBB, BinOp,
|
|
|
|
Width);
|
|
|
|
|
|
|
|
NextMBBI = MBB.end();
|
|
|
|
MI.eraseFromParent();
|
|
|
|
|
|
|
|
LivePhysRegs LiveRegs;
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *DoneMBB);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void insertSext(const RISCVInstrInfo *TII, DebugLoc DL,
|
|
|
|
MachineBasicBlock *MBB, unsigned ValReg,
|
|
|
|
unsigned ShamtReg) {
|
|
|
|
BuildMI(MBB, DL, TII->get(RISCV::SLL), ValReg)
|
|
|
|
.addReg(ValReg)
|
|
|
|
.addReg(ShamtReg);
|
|
|
|
BuildMI(MBB, DL, TII->get(RISCV::SRA), ValReg)
|
|
|
|
.addReg(ValReg)
|
|
|
|
.addReg(ShamtReg);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RISCVExpandPseudo::expandAtomicMinMaxOp(
|
|
|
|
MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
|
|
|
|
AtomicRMWInst::BinOp BinOp, bool IsMasked, int Width,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI) {
|
|
|
|
assert(IsMasked == true &&
|
|
|
|
"Should only need to expand masked atomic max/min");
|
2019-01-17 18:04:39 +08:00
|
|
|
assert(Width == 32 && "Should never need to expand masked 64-bit operations");
|
2018-09-19 18:54:22 +08:00
|
|
|
|
|
|
|
MachineInstr &MI = *MBBI;
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
auto LoopHeadMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto LoopIfBodyMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto LoopTailMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto DoneMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
|
|
|
|
// Insert new MBBs.
|
|
|
|
MF->insert(++MBB.getIterator(), LoopHeadMBB);
|
|
|
|
MF->insert(++LoopHeadMBB->getIterator(), LoopIfBodyMBB);
|
|
|
|
MF->insert(++LoopIfBodyMBB->getIterator(), LoopTailMBB);
|
|
|
|
MF->insert(++LoopTailMBB->getIterator(), DoneMBB);
|
|
|
|
|
|
|
|
// Set up successors and transfer remaining instructions to DoneMBB.
|
|
|
|
LoopHeadMBB->addSuccessor(LoopIfBodyMBB);
|
|
|
|
LoopHeadMBB->addSuccessor(LoopTailMBB);
|
|
|
|
LoopIfBodyMBB->addSuccessor(LoopTailMBB);
|
|
|
|
LoopTailMBB->addSuccessor(LoopHeadMBB);
|
|
|
|
LoopTailMBB->addSuccessor(DoneMBB);
|
|
|
|
DoneMBB->splice(DoneMBB->end(), &MBB, MI, MBB.end());
|
|
|
|
DoneMBB->transferSuccessors(&MBB);
|
|
|
|
MBB.addSuccessor(LoopHeadMBB);
|
|
|
|
|
|
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
|
|
unsigned Scratch1Reg = MI.getOperand(1).getReg();
|
|
|
|
unsigned Scratch2Reg = MI.getOperand(2).getReg();
|
|
|
|
unsigned AddrReg = MI.getOperand(3).getReg();
|
|
|
|
unsigned IncrReg = MI.getOperand(4).getReg();
|
|
|
|
unsigned MaskReg = MI.getOperand(5).getReg();
|
|
|
|
bool IsSigned = BinOp == AtomicRMWInst::Min || BinOp == AtomicRMWInst::Max;
|
|
|
|
AtomicOrdering Ordering =
|
|
|
|
static_cast<AtomicOrdering>(MI.getOperand(IsSigned ? 7 : 6).getImm());
|
|
|
|
|
|
|
|
//
|
|
|
|
// .loophead:
|
|
|
|
// lr.w destreg, (alignedaddr)
|
|
|
|
// and scratch2, destreg, mask
|
|
|
|
// mv scratch1, destreg
|
|
|
|
// [sext scratch2 if signed min/max]
|
|
|
|
// ifnochangeneeded scratch2, incr, .looptail
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(getLRForRMW32(Ordering)), DestReg)
|
|
|
|
.addReg(AddrReg);
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::AND), Scratch2Reg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(MaskReg);
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::ADDI), Scratch1Reg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addImm(0);
|
|
|
|
|
|
|
|
switch (BinOp) {
|
|
|
|
default:
|
|
|
|
llvm_unreachable("Unexpected AtomicRMW BinOp");
|
|
|
|
case AtomicRMWInst::Max: {
|
|
|
|
insertSext(TII, DL, LoopHeadMBB, Scratch2Reg, MI.getOperand(6).getReg());
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BGE))
|
|
|
|
.addReg(Scratch2Reg)
|
|
|
|
.addReg(IncrReg)
|
|
|
|
.addMBB(LoopTailMBB);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case AtomicRMWInst::Min: {
|
|
|
|
insertSext(TII, DL, LoopHeadMBB, Scratch2Reg, MI.getOperand(6).getReg());
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BGE))
|
|
|
|
.addReg(IncrReg)
|
|
|
|
.addReg(Scratch2Reg)
|
|
|
|
.addMBB(LoopTailMBB);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case AtomicRMWInst::UMax:
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BGEU))
|
|
|
|
.addReg(Scratch2Reg)
|
|
|
|
.addReg(IncrReg)
|
|
|
|
.addMBB(LoopTailMBB);
|
|
|
|
break;
|
|
|
|
case AtomicRMWInst::UMin:
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BGEU))
|
|
|
|
.addReg(IncrReg)
|
|
|
|
.addReg(Scratch2Reg)
|
|
|
|
.addMBB(LoopTailMBB);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
// .loopifbody:
|
|
|
|
// xor scratch1, destreg, incr
|
|
|
|
// and scratch1, scratch1, mask
|
|
|
|
// xor scratch1, destreg, scratch1
|
|
|
|
insertMaskedMerge(TII, DL, LoopIfBodyMBB, Scratch1Reg, DestReg, IncrReg,
|
|
|
|
MaskReg, Scratch1Reg);
|
|
|
|
|
|
|
|
// .looptail:
|
|
|
|
// sc.w scratch1, scratch1, (addr)
|
|
|
|
// bnez scratch1, loop
|
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(getSCForRMW32(Ordering)), Scratch1Reg)
|
|
|
|
.addReg(AddrReg)
|
|
|
|
.addReg(Scratch1Reg);
|
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(Scratch1Reg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addMBB(LoopHeadMBB);
|
|
|
|
|
|
|
|
NextMBBI = MBB.end();
|
|
|
|
MI.eraseFromParent();
|
|
|
|
|
|
|
|
LivePhysRegs LiveRegs;
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopHeadMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopIfBodyMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopTailMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *DoneMBB);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2018-11-30 04:43:42 +08:00
|
|
|
bool RISCVExpandPseudo::expandAtomicCmpXchg(
|
|
|
|
MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, bool IsMasked,
|
|
|
|
int Width, MachineBasicBlock::iterator &NextMBBI) {
|
|
|
|
MachineInstr &MI = *MBBI;
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
auto LoopHeadMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto LoopTailMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
auto DoneMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
|
|
|
|
// Insert new MBBs.
|
|
|
|
MF->insert(++MBB.getIterator(), LoopHeadMBB);
|
|
|
|
MF->insert(++LoopHeadMBB->getIterator(), LoopTailMBB);
|
|
|
|
MF->insert(++LoopTailMBB->getIterator(), DoneMBB);
|
|
|
|
|
|
|
|
// Set up successors and transfer remaining instructions to DoneMBB.
|
|
|
|
LoopHeadMBB->addSuccessor(LoopTailMBB);
|
|
|
|
LoopHeadMBB->addSuccessor(DoneMBB);
|
|
|
|
LoopTailMBB->addSuccessor(DoneMBB);
|
|
|
|
LoopTailMBB->addSuccessor(LoopHeadMBB);
|
|
|
|
DoneMBB->splice(DoneMBB->end(), &MBB, MI, MBB.end());
|
|
|
|
DoneMBB->transferSuccessors(&MBB);
|
|
|
|
MBB.addSuccessor(LoopHeadMBB);
|
|
|
|
|
|
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
|
|
unsigned ScratchReg = MI.getOperand(1).getReg();
|
|
|
|
unsigned AddrReg = MI.getOperand(2).getReg();
|
|
|
|
unsigned CmpValReg = MI.getOperand(3).getReg();
|
|
|
|
unsigned NewValReg = MI.getOperand(4).getReg();
|
|
|
|
AtomicOrdering Ordering =
|
|
|
|
static_cast<AtomicOrdering>(MI.getOperand(IsMasked ? 6 : 5).getImm());
|
|
|
|
|
|
|
|
if (!IsMasked) {
|
|
|
|
// .loophead:
|
2019-01-17 18:04:39 +08:00
|
|
|
// lr.[w|d] dest, (addr)
|
2018-11-30 04:43:42 +08:00
|
|
|
// bne dest, cmpval, done
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(getLRForRMW(Ordering, Width)), DestReg)
|
2018-11-30 04:43:42 +08:00
|
|
|
.addReg(AddrReg);
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(CmpValReg)
|
|
|
|
.addMBB(DoneMBB);
|
|
|
|
// .looptail:
|
2019-01-17 18:04:39 +08:00
|
|
|
// sc.[w|d] scratch, newval, (addr)
|
2018-11-30 04:43:42 +08:00
|
|
|
// bnez scratch, loophead
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(getSCForRMW(Ordering, Width)), ScratchReg)
|
2018-11-30 04:43:42 +08:00
|
|
|
.addReg(AddrReg)
|
|
|
|
.addReg(NewValReg);
|
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addMBB(LoopHeadMBB);
|
|
|
|
} else {
|
|
|
|
// .loophead:
|
|
|
|
// lr.w dest, (addr)
|
|
|
|
// and scratch, dest, mask
|
|
|
|
// bne scratch, cmpval, done
|
|
|
|
unsigned MaskReg = MI.getOperand(5).getReg();
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(getLRForRMW(Ordering, Width)), DestReg)
|
2018-11-30 04:43:42 +08:00
|
|
|
.addReg(AddrReg);
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::AND), ScratchReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addReg(MaskReg);
|
|
|
|
BuildMI(LoopHeadMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(CmpValReg)
|
|
|
|
.addMBB(DoneMBB);
|
|
|
|
|
|
|
|
// .looptail:
|
|
|
|
// xor scratch, dest, newval
|
|
|
|
// and scratch, scratch, mask
|
|
|
|
// xor scratch, dest, scratch
|
|
|
|
// sc.w scratch, scratch, (adrr)
|
|
|
|
// bnez scratch, loophead
|
|
|
|
insertMaskedMerge(TII, DL, LoopTailMBB, ScratchReg, DestReg, NewValReg,
|
|
|
|
MaskReg, ScratchReg);
|
2019-01-17 18:04:39 +08:00
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(getSCForRMW(Ordering, Width)), ScratchReg)
|
2018-11-30 04:43:42 +08:00
|
|
|
.addReg(AddrReg)
|
|
|
|
.addReg(ScratchReg);
|
|
|
|
BuildMI(LoopTailMBB, DL, TII->get(RISCV::BNE))
|
|
|
|
.addReg(ScratchReg)
|
|
|
|
.addReg(RISCV::X0)
|
|
|
|
.addMBB(LoopHeadMBB);
|
|
|
|
}
|
|
|
|
|
|
|
|
NextMBBI = MBB.end();
|
|
|
|
MI.eraseFromParent();
|
|
|
|
|
|
|
|
LivePhysRegs LiveRegs;
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopHeadMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *LoopTailMBB);
|
|
|
|
computeAndAddLiveIns(LiveRegs, *DoneMBB);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2019-04-01 22:42:56 +08:00
|
|
|
bool RISCVExpandPseudo::expandLoadLocalAddress(
|
|
|
|
MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
|
|
|
|
MachineBasicBlock::iterator &NextMBBI) {
|
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
MachineInstr &MI = *MBBI;
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
|
|
const MachineOperand &Symbol = MI.getOperand(1);
|
|
|
|
|
|
|
|
MachineBasicBlock *NewMBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
|
|
|
|
|
|
|
|
// Tell AsmPrinter that we unconditionally want the symbol of this label to be
|
|
|
|
// emitted.
|
|
|
|
NewMBB->setLabelMustBeEmitted();
|
|
|
|
|
|
|
|
MF->insert(++MBB.getIterator(), NewMBB);
|
|
|
|
|
|
|
|
BuildMI(NewMBB, DL, TII->get(RISCV::AUIPC), DestReg)
|
|
|
|
.addDisp(Symbol, 0, RISCVII::MO_PCREL_HI);
|
|
|
|
BuildMI(NewMBB, DL, TII->get(RISCV::ADDI), DestReg)
|
|
|
|
.addReg(DestReg)
|
|
|
|
.addMBB(NewMBB, RISCVII::MO_PCREL_LO);
|
|
|
|
|
|
|
|
// Move all the rest of the instructions to NewMBB.
|
|
|
|
NewMBB->splice(NewMBB->end(), &MBB, std::next(MBBI), MBB.end());
|
|
|
|
// Update machine-CFG edges.
|
|
|
|
NewMBB->transferSuccessorsAndUpdatePHIs(&MBB);
|
|
|
|
// Make the original basic block fall-through to the new.
|
|
|
|
MBB.addSuccessor(NewMBB);
|
|
|
|
|
|
|
|
// Make sure live-ins are correctly attached to this new basic block.
|
|
|
|
LivePhysRegs LiveRegs;
|
|
|
|
computeAndAddLiveIns(LiveRegs, *NewMBB);
|
|
|
|
|
|
|
|
NextMBBI = MBB.end();
|
|
|
|
MI.eraseFromParent();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2018-09-19 18:54:22 +08:00
|
|
|
} // end of anonymous namespace
|
|
|
|
|
|
|
|
INITIALIZE_PASS(RISCVExpandPseudo, "riscv-expand-pseudo",
|
|
|
|
RISCV_EXPAND_PSEUDO_NAME, false, false)
|
|
|
|
namespace llvm {
|
|
|
|
|
|
|
|
FunctionPass *createRISCVExpandPseudoPass() { return new RISCVExpandPseudo(); }
|
|
|
|
|
|
|
|
} // end of namespace llvm
|