2010-07-20 23:41:07 +08:00
|
|
|
//===---------- SplitKit.cpp - Toolkit for splitting live ranges ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains the SplitAnalysis class as well as mutator functions for
|
|
|
|
// live range splitting.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-11-04 04:39:23 +08:00
|
|
|
#define DEBUG_TYPE "regalloc"
|
2010-07-20 23:41:07 +08:00
|
|
|
#include "SplitKit.h"
|
2010-10-15 07:49:52 +08:00
|
|
|
#include "LiveRangeEdit.h"
|
2010-07-27 07:44:11 +08:00
|
|
|
#include "VirtRegMap.h"
|
2011-03-03 07:05:19 +08:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
2010-07-20 23:41:07 +08:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2010-10-29 04:34:50 +08:00
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
2010-07-27 07:44:11 +08:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2010-07-20 23:41:07 +08:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2010-07-21 05:46:58 +08:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2010-07-20 23:41:07 +08:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2011-03-03 07:05:19 +08:00
|
|
|
STATISTIC(NumFinished, "Number of splits finished");
|
|
|
|
STATISTIC(NumSimple, "Number of splits that were simple");
|
|
|
|
|
2010-07-20 23:41:07 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Split Analysis
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2011-02-19 08:53:42 +08:00
|
|
|
SplitAnalysis::SplitAnalysis(const VirtRegMap &vrm,
|
2010-07-21 07:50:15 +08:00
|
|
|
const LiveIntervals &lis,
|
|
|
|
const MachineLoopInfo &mli)
|
2011-02-19 08:53:42 +08:00
|
|
|
: MF(vrm.getMachineFunction()),
|
|
|
|
VRM(vrm),
|
2011-01-26 08:50:53 +08:00
|
|
|
LIS(lis),
|
|
|
|
Loops(mli),
|
2011-02-19 08:53:42 +08:00
|
|
|
TII(*MF.getTarget().getInstrInfo()),
|
2011-04-05 12:20:27 +08:00
|
|
|
CurLI(0),
|
|
|
|
LastSplitPoint(MF.getNumBlockIDs()) {}
|
2010-07-20 23:41:07 +08:00
|
|
|
|
|
|
|
void SplitAnalysis::clear() {
|
2011-01-19 05:13:27 +08:00
|
|
|
UseSlots.clear();
|
2011-04-06 11:57:00 +08:00
|
|
|
UseBlocks.clear();
|
|
|
|
ThroughBlocks.clear();
|
2011-01-26 08:50:53 +08:00
|
|
|
CurLI = 0;
|
2010-07-20 23:41:07 +08:00
|
|
|
}
|
|
|
|
|
2011-04-05 12:20:27 +08:00
|
|
|
SlotIndex SplitAnalysis::computeLastSplitPoint(unsigned Num) {
|
|
|
|
const MachineBasicBlock *MBB = MF.getBlockNumbered(Num);
|
|
|
|
const MachineBasicBlock *LPad = MBB->getLandingPadSuccessor();
|
|
|
|
std::pair<SlotIndex, SlotIndex> &LSP = LastSplitPoint[Num];
|
|
|
|
|
|
|
|
// Compute split points on the first call. The pair is independent of the
|
|
|
|
// current live interval.
|
|
|
|
if (!LSP.first.isValid()) {
|
|
|
|
MachineBasicBlock::const_iterator FirstTerm = MBB->getFirstTerminator();
|
|
|
|
if (FirstTerm == MBB->end())
|
|
|
|
LSP.first = LIS.getMBBEndIdx(MBB);
|
|
|
|
else
|
|
|
|
LSP.first = LIS.getInstructionIndex(FirstTerm);
|
|
|
|
|
|
|
|
// If there is a landing pad successor, also find the call instruction.
|
|
|
|
if (!LPad)
|
|
|
|
return LSP.first;
|
|
|
|
// There may not be a call instruction (?) in which case we ignore LPad.
|
|
|
|
LSP.second = LSP.first;
|
|
|
|
for (MachineBasicBlock::const_iterator I = FirstTerm, E = MBB->begin();
|
|
|
|
I != E; --I)
|
|
|
|
if (I->getDesc().isCall()) {
|
|
|
|
LSP.second = LIS.getInstructionIndex(I);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If CurLI is live into a landing pad successor, move the last split point
|
|
|
|
// back to the call that may throw.
|
2011-04-06 07:43:16 +08:00
|
|
|
if (LPad && LSP.second.isValid() && LIS.isLiveInToMBB(*CurLI, LPad))
|
2011-04-05 12:20:27 +08:00
|
|
|
return LSP.second;
|
|
|
|
else
|
|
|
|
return LSP.first;
|
2010-07-21 05:46:58 +08:00
|
|
|
}
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
/// analyzeUses - Count instructions, basic blocks, and loops using CurLI.
|
2010-07-21 00:12:37 +08:00
|
|
|
void SplitAnalysis::analyzeUses() {
|
2011-04-05 23:18:18 +08:00
|
|
|
assert(UseSlots.empty() && "Call clear first");
|
|
|
|
|
|
|
|
// First get all the defs from the interval values. This provides the correct
|
|
|
|
// slots for early clobbers.
|
|
|
|
for (LiveInterval::const_vni_iterator I = CurLI->vni_begin(),
|
|
|
|
E = CurLI->vni_end(); I != E; ++I)
|
|
|
|
if (!(*I)->isPHIDef() && !(*I)->isUnused())
|
|
|
|
UseSlots.push_back((*I)->def);
|
|
|
|
|
|
|
|
// Get use slots form the use-def chain.
|
2011-01-26 08:50:53 +08:00
|
|
|
const MachineRegisterInfo &MRI = MF.getRegInfo();
|
2011-04-05 23:18:18 +08:00
|
|
|
for (MachineRegisterInfo::use_nodbg_iterator
|
|
|
|
I = MRI.use_nodbg_begin(CurLI->reg), E = MRI.use_nodbg_end(); I != E;
|
|
|
|
++I)
|
|
|
|
if (!I.getOperand().isUndef())
|
|
|
|
UseSlots.push_back(LIS.getInstructionIndex(&*I).getDefIndex());
|
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
array_pod_sort(UseSlots.begin(), UseSlots.end());
|
2011-03-06 02:33:49 +08:00
|
|
|
|
2011-04-05 23:18:18 +08:00
|
|
|
// Remove duplicates, keeping the smaller slot for each instruction.
|
|
|
|
// That is what we want for early clobbers.
|
|
|
|
UseSlots.erase(std::unique(UseSlots.begin(), UseSlots.end(),
|
|
|
|
SlotIndex::isSameInstr),
|
|
|
|
UseSlots.end());
|
|
|
|
|
2011-03-06 02:33:49 +08:00
|
|
|
// Compute per-live block info.
|
|
|
|
if (!calcLiveBlockInfo()) {
|
|
|
|
// FIXME: calcLiveBlockInfo found inconsistencies in the live range.
|
|
|
|
// I am looking at you, SimpleRegisterCoalescing!
|
|
|
|
DEBUG(dbgs() << "*** Fixing inconsistent live interval! ***\n");
|
|
|
|
const_cast<LiveIntervals&>(LIS)
|
|
|
|
.shrinkToUses(const_cast<LiveInterval*>(CurLI));
|
2011-04-06 11:57:00 +08:00
|
|
|
UseBlocks.clear();
|
|
|
|
ThroughBlocks.clear();
|
2011-03-06 02:33:49 +08:00
|
|
|
bool fixed = calcLiveBlockInfo();
|
|
|
|
(void)fixed;
|
|
|
|
assert(fixed && "Couldn't fix broken live interval");
|
|
|
|
}
|
|
|
|
|
2011-03-28 06:49:23 +08:00
|
|
|
DEBUG(dbgs() << "Analyze counted "
|
2011-04-06 11:57:00 +08:00
|
|
|
<< UseSlots.size() << " instrs in "
|
|
|
|
<< UseBlocks.size() << " blocks, through "
|
2011-04-09 10:59:09 +08:00
|
|
|
<< NumThroughBlocks << " blocks.\n");
|
2010-07-20 23:41:07 +08:00
|
|
|
}
|
|
|
|
|
2011-02-10 06:50:26 +08:00
|
|
|
/// calcLiveBlockInfo - Fill the LiveBlocks array with information about blocks
|
|
|
|
/// where CurLI is live.
|
2011-03-06 02:33:49 +08:00
|
|
|
bool SplitAnalysis::calcLiveBlockInfo() {
|
2011-04-09 10:59:09 +08:00
|
|
|
ThroughBlocks.resize(MF.getNumBlockIDs());
|
|
|
|
NumThroughBlocks = 0;
|
2011-02-10 06:50:26 +08:00
|
|
|
if (CurLI->empty())
|
2011-03-06 02:33:49 +08:00
|
|
|
return true;
|
2011-02-10 06:50:26 +08:00
|
|
|
|
|
|
|
LiveInterval::const_iterator LVI = CurLI->begin();
|
|
|
|
LiveInterval::const_iterator LVE = CurLI->end();
|
|
|
|
|
|
|
|
SmallVectorImpl<SlotIndex>::const_iterator UseI, UseE;
|
|
|
|
UseI = UseSlots.begin();
|
|
|
|
UseE = UseSlots.end();
|
|
|
|
|
|
|
|
// Loop over basic blocks where CurLI is live.
|
|
|
|
MachineFunction::iterator MFI = LIS.getMBBFromIndex(LVI->start);
|
|
|
|
for (;;) {
|
|
|
|
BlockInfo BI;
|
|
|
|
BI.MBB = MFI;
|
2011-04-04 23:32:15 +08:00
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = LIS.getSlotIndexes()->getMBBRange(BI.MBB);
|
2011-02-10 06:50:26 +08:00
|
|
|
|
|
|
|
// LVI is the first live segment overlapping MBB.
|
2011-04-04 23:32:15 +08:00
|
|
|
BI.LiveIn = LVI->start <= Start;
|
2011-02-10 06:50:26 +08:00
|
|
|
if (!BI.LiveIn)
|
|
|
|
BI.Def = LVI->start;
|
|
|
|
|
|
|
|
// Find the first and last uses in the block.
|
2011-04-06 11:57:00 +08:00
|
|
|
bool Uses = UseI != UseE && *UseI < Stop;
|
|
|
|
if (Uses) {
|
2011-02-10 06:50:26 +08:00
|
|
|
BI.FirstUse = *UseI;
|
2011-04-04 23:32:15 +08:00
|
|
|
assert(BI.FirstUse >= Start);
|
2011-02-10 06:50:26 +08:00
|
|
|
do ++UseI;
|
2011-04-04 23:32:15 +08:00
|
|
|
while (UseI != UseE && *UseI < Stop);
|
2011-02-10 06:50:26 +08:00
|
|
|
BI.LastUse = UseI[-1];
|
2011-04-04 23:32:15 +08:00
|
|
|
assert(BI.LastUse < Stop);
|
2011-02-10 06:50:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Look for gaps in the live range.
|
|
|
|
bool hasGap = false;
|
|
|
|
BI.LiveOut = true;
|
2011-04-04 23:32:15 +08:00
|
|
|
while (LVI->end < Stop) {
|
2011-02-10 06:50:26 +08:00
|
|
|
SlotIndex LastStop = LVI->end;
|
2011-04-04 23:32:15 +08:00
|
|
|
if (++LVI == LVE || LVI->start >= Stop) {
|
2011-02-10 06:50:26 +08:00
|
|
|
BI.Kill = LastStop;
|
|
|
|
BI.LiveOut = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (LastStop < LVI->start) {
|
|
|
|
hasGap = true;
|
|
|
|
BI.Kill = LastStop;
|
|
|
|
BI.Def = LVI->start;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Don't set LiveThrough when the block has a gap.
|
|
|
|
BI.LiveThrough = !hasGap && BI.LiveIn && BI.LiveOut;
|
2011-04-06 11:57:00 +08:00
|
|
|
if (Uses)
|
|
|
|
UseBlocks.push_back(BI);
|
2011-04-09 10:59:09 +08:00
|
|
|
else {
|
|
|
|
++NumThroughBlocks;
|
|
|
|
ThroughBlocks.set(BI.MBB->getNumber());
|
|
|
|
}
|
2011-03-06 02:33:49 +08:00
|
|
|
// FIXME: This should never happen. The live range stops or starts without a
|
|
|
|
// corresponding use. An earlier pass did something wrong.
|
2011-04-06 11:57:00 +08:00
|
|
|
if (!BI.LiveThrough && !Uses)
|
2011-03-06 02:33:49 +08:00
|
|
|
return false;
|
|
|
|
|
2011-02-10 06:50:26 +08:00
|
|
|
// LVI is now at LVE or LVI->end >= Stop.
|
|
|
|
if (LVI == LVE)
|
|
|
|
break;
|
|
|
|
|
|
|
|
// Live segment ends exactly at Stop. Move to the next segment.
|
2011-04-04 23:32:15 +08:00
|
|
|
if (LVI->end == Stop && ++LVI == LVE)
|
2011-02-10 06:50:26 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
// Pick the next basic block.
|
2011-04-04 23:32:15 +08:00
|
|
|
if (LVI->start < Stop)
|
2011-02-10 06:50:26 +08:00
|
|
|
++MFI;
|
|
|
|
else
|
|
|
|
MFI = LIS.getMBBFromIndex(LVI->start);
|
|
|
|
}
|
2011-03-06 02:33:49 +08:00
|
|
|
return true;
|
2011-02-10 06:50:26 +08:00
|
|
|
}
|
|
|
|
|
2011-02-22 07:09:46 +08:00
|
|
|
bool SplitAnalysis::isOriginalEndpoint(SlotIndex Idx) const {
|
|
|
|
unsigned OrigReg = VRM.getOriginal(CurLI->reg);
|
|
|
|
const LiveInterval &Orig = LIS.getInterval(OrigReg);
|
|
|
|
assert(!Orig.empty() && "Splitting empty interval?");
|
|
|
|
LiveInterval::const_iterator I = Orig.find(Idx);
|
|
|
|
|
|
|
|
// Range containing Idx should begin at Idx.
|
|
|
|
if (I != Orig.end() && I->start <= Idx)
|
|
|
|
return I->start == Idx;
|
|
|
|
|
|
|
|
// Range does not contain Idx, previous must end at Idx.
|
|
|
|
return I != Orig.begin() && (--I)->end == Idx;
|
|
|
|
}
|
|
|
|
|
2010-07-20 23:41:07 +08:00
|
|
|
void SplitAnalysis::analyze(const LiveInterval *li) {
|
|
|
|
clear();
|
2011-01-26 08:50:53 +08:00
|
|
|
CurLI = li;
|
2010-07-21 00:12:37 +08:00
|
|
|
analyzeUses();
|
2010-07-20 23:41:07 +08:00
|
|
|
}
|
|
|
|
|
2010-12-16 01:49:52 +08:00
|
|
|
|
2010-08-19 03:00:08 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2011-03-02 09:59:34 +08:00
|
|
|
// Split Editor
|
2010-08-19 03:00:08 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2011-03-02 09:59:34 +08:00
|
|
|
/// Create a new SplitEditor for editing the LiveInterval analyzed by SA.
|
|
|
|
SplitEditor::SplitEditor(SplitAnalysis &sa,
|
|
|
|
LiveIntervals &lis,
|
|
|
|
VirtRegMap &vrm,
|
2011-03-03 09:29:13 +08:00
|
|
|
MachineDominatorTree &mdt)
|
2011-03-02 09:59:34 +08:00
|
|
|
: SA(sa), LIS(lis), VRM(vrm),
|
|
|
|
MRI(vrm.getMachineFunction().getRegInfo()),
|
|
|
|
MDT(mdt),
|
|
|
|
TII(*vrm.getMachineFunction().getTarget().getInstrInfo()),
|
|
|
|
TRI(*vrm.getMachineFunction().getTarget().getRegisterInfo()),
|
2011-03-03 09:29:13 +08:00
|
|
|
Edit(0),
|
2011-03-02 09:59:34 +08:00
|
|
|
OpenIdx(0),
|
|
|
|
RegAssign(Allocator)
|
2011-03-03 09:29:13 +08:00
|
|
|
{}
|
|
|
|
|
|
|
|
void SplitEditor::reset(LiveRangeEdit &lre) {
|
|
|
|
Edit = &lre;
|
|
|
|
OpenIdx = 0;
|
|
|
|
RegAssign.clear();
|
|
|
|
Values.clear();
|
2011-03-04 08:15:36 +08:00
|
|
|
|
|
|
|
// We don't need to clear LiveOutCache, only LiveOutSeen entries are read.
|
|
|
|
LiveOutSeen.clear();
|
2011-03-03 09:29:13 +08:00
|
|
|
|
2011-03-02 09:59:34 +08:00
|
|
|
// We don't need an AliasAnalysis since we will only be performing
|
|
|
|
// cheap-as-a-copy remats anyway.
|
2011-03-03 07:31:50 +08:00
|
|
|
Edit->anyRematerializable(LIS, TII, 0);
|
2011-03-02 09:59:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void SplitEditor::dump() const {
|
|
|
|
if (RegAssign.empty()) {
|
|
|
|
dbgs() << " empty\n";
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (RegAssignMap::const_iterator I = RegAssign.begin(); I.valid(); ++I)
|
|
|
|
dbgs() << " [" << I.start() << ';' << I.stop() << "):" << I.value();
|
|
|
|
dbgs() << '\n';
|
2010-09-14 05:29:45 +08:00
|
|
|
}
|
|
|
|
|
2011-03-02 09:59:34 +08:00
|
|
|
VNInfo *SplitEditor::defValue(unsigned RegIdx,
|
|
|
|
const VNInfo *ParentVNI,
|
|
|
|
SlotIndex Idx) {
|
|
|
|
assert(ParentVNI && "Mapping NULL value");
|
|
|
|
assert(Idx.isValid() && "Invalid SlotIndex");
|
2011-03-03 07:31:50 +08:00
|
|
|
assert(Edit->getParent().getVNInfoAt(Idx) == ParentVNI && "Bad Parent VNI");
|
|
|
|
LiveInterval *LI = Edit->get(RegIdx);
|
2011-03-02 09:59:34 +08:00
|
|
|
|
|
|
|
// Create a new value.
|
|
|
|
VNInfo *VNI = LI->getNextValue(Idx, 0, LIS.getVNInfoAllocator());
|
|
|
|
|
|
|
|
// Use insert for lookup, so we can add missing values with a second lookup.
|
|
|
|
std::pair<ValueMap::iterator, bool> InsP =
|
|
|
|
Values.insert(std::make_pair(std::make_pair(RegIdx, ParentVNI->id), VNI));
|
|
|
|
|
|
|
|
// This was the first time (RegIdx, ParentVNI) was mapped.
|
|
|
|
// Keep it as a simple def without any liveness.
|
|
|
|
if (InsP.second)
|
|
|
|
return VNI;
|
|
|
|
|
|
|
|
// If the previous value was a simple mapping, add liveness for it now.
|
|
|
|
if (VNInfo *OldVNI = InsP.first->second) {
|
|
|
|
SlotIndex Def = OldVNI->def;
|
|
|
|
LI->addRange(LiveRange(Def, Def.getNextSlot(), OldVNI));
|
|
|
|
// No longer a simple mapping.
|
|
|
|
InsP.first->second = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// This is a complex mapping, add liveness for VNI
|
|
|
|
SlotIndex Def = VNI->def;
|
|
|
|
LI->addRange(LiveRange(Def, Def.getNextSlot(), VNI));
|
|
|
|
|
|
|
|
return VNI;
|
2010-09-14 07:29:09 +08:00
|
|
|
}
|
|
|
|
|
2011-03-02 09:59:34 +08:00
|
|
|
void SplitEditor::markComplexMapped(unsigned RegIdx, const VNInfo *ParentVNI) {
|
|
|
|
assert(ParentVNI && "Mapping NULL value");
|
|
|
|
VNInfo *&VNI = Values[std::make_pair(RegIdx, ParentVNI->id)];
|
|
|
|
|
|
|
|
// ParentVNI was either unmapped or already complex mapped. Either way.
|
|
|
|
if (!VNI)
|
|
|
|
return;
|
|
|
|
|
|
|
|
// This was previously a single mapping. Make sure the old def is represented
|
|
|
|
// by a trivial live range.
|
|
|
|
SlotIndex Def = VNI->def;
|
2011-03-03 07:31:50 +08:00
|
|
|
Edit->get(RegIdx)->addRange(LiveRange(Def, Def.getNextSlot(), VNI));
|
2011-03-02 09:59:34 +08:00
|
|
|
VNI = 0;
|
|
|
|
}
|
2010-09-22 06:32:21 +08:00
|
|
|
|
2011-03-02 08:49:28 +08:00
|
|
|
// extendRange - Extend the live range to reach Idx.
|
2010-08-19 03:00:08 +08:00
|
|
|
// Potentially create phi-def values.
|
2011-03-02 09:59:34 +08:00
|
|
|
void SplitEditor::extendRange(unsigned RegIdx, SlotIndex Idx) {
|
2010-08-19 03:00:08 +08:00
|
|
|
assert(Idx.isValid() && "Invalid SlotIndex");
|
2011-01-26 08:50:53 +08:00
|
|
|
MachineBasicBlock *IdxMBB = LIS.getMBBFromIndex(Idx);
|
2010-08-19 03:00:08 +08:00
|
|
|
assert(IdxMBB && "No MBB at Idx");
|
2011-03-03 07:31:50 +08:00
|
|
|
LiveInterval *LI = Edit->get(RegIdx);
|
2010-08-19 03:00:08 +08:00
|
|
|
|
|
|
|
// Is there a def in the same MBB we can extend?
|
2011-03-02 08:49:28 +08:00
|
|
|
if (LI->extendInBlock(LIS.getMBBStartIdx(IdxMBB), Idx))
|
|
|
|
return;
|
2010-08-19 03:00:08 +08:00
|
|
|
|
|
|
|
// Now for the fun part. We know that ParentVNI potentially has multiple defs,
|
|
|
|
// and we may need to create even more phi-defs to preserve VNInfo SSA form.
|
2010-10-29 04:34:52 +08:00
|
|
|
// Perform a search for all predecessor blocks where we know the dominating
|
|
|
|
// VNInfo. Insert phi-def VNInfos along the path back to IdxMBB.
|
|
|
|
|
2011-03-04 08:15:36 +08:00
|
|
|
// Initialize the live-out cache the first time it is needed.
|
|
|
|
if (LiveOutSeen.empty()) {
|
|
|
|
unsigned N = VRM.getMachineFunction().getNumBlockIDs();
|
|
|
|
LiveOutSeen.resize(N);
|
|
|
|
LiveOutCache.resize(N);
|
|
|
|
}
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
// Blocks where LI should be live-in.
|
2010-10-29 04:34:52 +08:00
|
|
|
SmallVector<MachineDomTreeNode*, 16> LiveIn;
|
2011-01-26 08:50:53 +08:00
|
|
|
LiveIn.push_back(MDT[IdxMBB]);
|
2010-10-29 04:34:52 +08:00
|
|
|
|
2011-03-03 09:29:10 +08:00
|
|
|
// Remember if we have seen more than one value.
|
|
|
|
bool UniqueVNI = true;
|
|
|
|
VNInfo *IdxVNI = 0;
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
// Using LiveOutCache as a visited set, perform a BFS for all reaching defs.
|
2010-10-29 04:34:52 +08:00
|
|
|
for (unsigned i = 0; i != LiveIn.size(); ++i) {
|
|
|
|
MachineBasicBlock *MBB = LiveIn[i]->getBlock();
|
2011-03-18 11:06:02 +08:00
|
|
|
assert(!MBB->pred_empty() && "Value live-in to entry block?");
|
2010-10-29 04:34:52 +08:00
|
|
|
for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
|
|
|
|
PE = MBB->pred_end(); PI != PE; ++PI) {
|
|
|
|
MachineBasicBlock *Pred = *PI;
|
2011-03-04 08:15:36 +08:00
|
|
|
LiveOutPair &LOP = LiveOutCache[Pred];
|
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// Is this a known live-out block?
|
2011-03-04 08:15:36 +08:00
|
|
|
if (LiveOutSeen.test(Pred->getNumber())) {
|
|
|
|
if (VNInfo *VNI = LOP.first) {
|
2011-03-03 09:29:10 +08:00
|
|
|
if (IdxVNI && IdxVNI != VNI)
|
|
|
|
UniqueVNI = false;
|
|
|
|
IdxVNI = VNI;
|
|
|
|
}
|
2010-10-29 04:34:52 +08:00
|
|
|
continue;
|
2011-03-03 09:29:10 +08:00
|
|
|
}
|
2011-03-04 08:15:36 +08:00
|
|
|
|
|
|
|
// First time. LOP is garbage and must be cleared below.
|
|
|
|
LiveOutSeen.set(Pred->getNumber());
|
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// Does Pred provide a live-out value?
|
2011-03-02 08:06:15 +08:00
|
|
|
SlotIndex Start, Last;
|
|
|
|
tie(Start, Last) = LIS.getSlotIndexes()->getMBBRange(Pred);
|
|
|
|
Last = Last.getPrevSlot();
|
2011-03-04 08:15:36 +08:00
|
|
|
VNInfo *VNI = LI->extendInBlock(Start, Last);
|
|
|
|
LOP.first = VNI;
|
|
|
|
if (VNI) {
|
|
|
|
LOP.second = MDT[LIS.getMBBFromIndex(VNI->def)];
|
2011-03-03 09:29:10 +08:00
|
|
|
if (IdxVNI && IdxVNI != VNI)
|
|
|
|
UniqueVNI = false;
|
|
|
|
IdxVNI = VNI;
|
2010-10-29 04:34:52 +08:00
|
|
|
continue;
|
|
|
|
}
|
2011-03-04 08:15:36 +08:00
|
|
|
LOP.second = 0;
|
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// No, we need a live-in value for Pred as well
|
|
|
|
if (Pred != IdxMBB)
|
2011-01-26 08:50:53 +08:00
|
|
|
LiveIn.push_back(MDT[Pred]);
|
2011-03-03 09:29:10 +08:00
|
|
|
else
|
|
|
|
UniqueVNI = false; // Loopback to IdxMBB, ask updateSSA() for help.
|
2010-08-19 03:00:08 +08:00
|
|
|
}
|
2010-10-29 04:34:52 +08:00
|
|
|
}
|
2010-08-19 03:00:08 +08:00
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// We may need to add phi-def values to preserve the SSA form.
|
2011-03-03 09:29:10 +08:00
|
|
|
if (UniqueVNI) {
|
|
|
|
LiveOutPair LOP(IdxVNI, MDT[LIS.getMBBFromIndex(IdxVNI->def)]);
|
|
|
|
// Update LiveOutCache, but skip IdxMBB at LiveIn[0].
|
|
|
|
for (unsigned i = 1, e = LiveIn.size(); i != e; ++i)
|
|
|
|
LiveOutCache[LiveIn[i]->getBlock()] = LOP;
|
|
|
|
} else
|
|
|
|
IdxVNI = updateSSA(RegIdx, LiveIn, Idx, IdxMBB);
|
2011-03-02 09:59:34 +08:00
|
|
|
|
|
|
|
// Since we went through the trouble of a full BFS visiting all reaching defs,
|
|
|
|
// the values in LiveIn are now accurate. No more phi-defs are needed
|
|
|
|
// for these blocks, so we can color the live ranges.
|
|
|
|
for (unsigned i = 0, e = LiveIn.size(); i != e; ++i) {
|
|
|
|
MachineBasicBlock *MBB = LiveIn[i]->getBlock();
|
|
|
|
SlotIndex Start = LIS.getMBBStartIdx(MBB);
|
2011-03-04 08:15:36 +08:00
|
|
|
VNInfo *VNI = LiveOutCache[MBB].first;
|
2011-03-02 09:59:34 +08:00
|
|
|
|
|
|
|
// Anything in LiveIn other than IdxMBB is live-through.
|
|
|
|
// In IdxMBB, we should stop at Idx unless the same value is live-out.
|
|
|
|
if (MBB == IdxMBB && IdxVNI != VNI)
|
|
|
|
LI->addRange(LiveRange(Start, Idx.getNextSlot(), IdxVNI));
|
|
|
|
else
|
|
|
|
LI->addRange(LiveRange(Start, LIS.getMBBEndIdx(MBB), VNI));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
VNInfo *SplitEditor::updateSSA(unsigned RegIdx,
|
|
|
|
SmallVectorImpl<MachineDomTreeNode*> &LiveIn,
|
|
|
|
SlotIndex Idx,
|
|
|
|
const MachineBasicBlock *IdxMBB) {
|
2010-10-29 04:34:52 +08:00
|
|
|
// This is essentially the same iterative algorithm that SSAUpdater uses,
|
|
|
|
// except we already have a dominator tree, so we don't have to recompute it.
|
2011-03-03 07:31:50 +08:00
|
|
|
LiveInterval *LI = Edit->get(RegIdx);
|
2010-10-29 04:34:52 +08:00
|
|
|
VNInfo *IdxVNI = 0;
|
|
|
|
unsigned Changes;
|
|
|
|
do {
|
|
|
|
Changes = 0;
|
2011-03-02 09:59:34 +08:00
|
|
|
// Propagate live-out values down the dominator tree, inserting phi-defs
|
|
|
|
// when necessary. Since LiveIn was created by a BFS, going backwards makes
|
|
|
|
// it more likely for us to visit immediate dominators before their
|
|
|
|
// children.
|
2010-10-29 04:34:52 +08:00
|
|
|
for (unsigned i = LiveIn.size(); i; --i) {
|
|
|
|
MachineDomTreeNode *Node = LiveIn[i-1];
|
|
|
|
MachineBasicBlock *MBB = Node->getBlock();
|
|
|
|
MachineDomTreeNode *IDom = Node->getIDom();
|
|
|
|
LiveOutPair IDomValue;
|
2011-03-04 08:15:36 +08:00
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// We need a live-in value to a block with no immediate dominator?
|
|
|
|
// This is probably an unreachable block that has survived somehow.
|
2011-03-04 08:15:36 +08:00
|
|
|
bool needPHI = !IDom || !LiveOutSeen.test(IDom->getBlock()->getNumber());
|
2010-08-19 04:29:53 +08:00
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// IDom dominates all of our predecessors, but it may not be the immediate
|
|
|
|
// dominator. Check if any of them have live-out values that are properly
|
|
|
|
// dominated by IDom. If so, we need a phi-def here.
|
|
|
|
if (!needPHI) {
|
2011-03-04 08:15:36 +08:00
|
|
|
IDomValue = LiveOutCache[IDom->getBlock()];
|
2010-10-29 04:34:52 +08:00
|
|
|
for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
|
|
|
|
PE = MBB->pred_end(); PI != PE; ++PI) {
|
2011-01-26 08:50:53 +08:00
|
|
|
LiveOutPair Value = LiveOutCache[*PI];
|
2010-10-29 04:34:52 +08:00
|
|
|
if (!Value.first || Value.first == IDomValue.first)
|
|
|
|
continue;
|
|
|
|
// This predecessor is carrying something other than IDomValue.
|
|
|
|
// It could be because IDomValue hasn't propagated yet, or it could be
|
|
|
|
// because MBB is in the dominance frontier of that value.
|
2011-01-26 08:50:53 +08:00
|
|
|
if (MDT.dominates(IDom, Value.second)) {
|
2010-10-29 04:34:52 +08:00
|
|
|
needPHI = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2010-08-19 04:29:53 +08:00
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
// Create a phi-def if required.
|
|
|
|
if (needPHI) {
|
|
|
|
++Changes;
|
2011-01-26 08:50:53 +08:00
|
|
|
SlotIndex Start = LIS.getMBBStartIdx(MBB);
|
|
|
|
VNInfo *VNI = LI->getNextValue(Start, 0, LIS.getVNInfoAllocator());
|
2010-10-29 04:34:52 +08:00
|
|
|
VNI->setIsPHIDef(true);
|
2011-01-26 08:50:53 +08:00
|
|
|
// We no longer need LI to be live-in.
|
2010-10-29 04:34:52 +08:00
|
|
|
LiveIn.erase(LiveIn.begin()+(i-1));
|
|
|
|
// Blocks in LiveIn are either IdxMBB, or have a value live-through.
|
|
|
|
if (MBB == IdxMBB)
|
|
|
|
IdxVNI = VNI;
|
|
|
|
// Check if we need to update live-out info.
|
2011-03-04 08:15:36 +08:00
|
|
|
LiveOutPair &LOP = LiveOutCache[MBB];
|
|
|
|
if (LOP.second == Node || !LiveOutSeen.test(MBB->getNumber())) {
|
2010-10-29 04:34:52 +08:00
|
|
|
// We already have a live-out defined in MBB, so this must be IdxMBB.
|
|
|
|
assert(MBB == IdxMBB && "Adding phi-def to known live-out");
|
2011-01-26 08:50:53 +08:00
|
|
|
LI->addRange(LiveRange(Start, Idx.getNextSlot(), VNI));
|
2010-10-29 04:34:52 +08:00
|
|
|
} else {
|
|
|
|
// This phi-def is also live-out, so color the whole block.
|
2011-01-26 08:50:53 +08:00
|
|
|
LI->addRange(LiveRange(Start, LIS.getMBBEndIdx(MBB), VNI));
|
2011-03-04 08:15:36 +08:00
|
|
|
LOP = LiveOutPair(VNI, Node);
|
2010-10-29 04:34:52 +08:00
|
|
|
}
|
|
|
|
} else if (IDomValue.first) {
|
2010-10-30 01:37:25 +08:00
|
|
|
// No phi-def here. Remember incoming value for IdxMBB.
|
2011-03-04 08:15:36 +08:00
|
|
|
if (MBB == IdxMBB) {
|
2010-10-29 04:34:52 +08:00
|
|
|
IdxVNI = IDomValue.first;
|
2011-03-04 08:15:36 +08:00
|
|
|
// IdxMBB need not be live-out.
|
|
|
|
if (!LiveOutSeen.test(MBB->getNumber()))
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
assert(LiveOutSeen.test(MBB->getNumber()) && "Expected live-out block");
|
2010-10-30 01:37:25 +08:00
|
|
|
// Propagate IDomValue if needed:
|
|
|
|
// MBB is live-out and doesn't define its own value.
|
2011-03-04 08:15:36 +08:00
|
|
|
LiveOutPair &LOP = LiveOutCache[MBB];
|
|
|
|
if (LOP.second != Node && LOP.first != IDomValue.first) {
|
2010-10-29 04:34:52 +08:00
|
|
|
++Changes;
|
2011-03-04 08:15:36 +08:00
|
|
|
LOP = IDomValue;
|
2010-10-29 04:34:52 +08:00
|
|
|
}
|
2010-08-19 04:29:53 +08:00
|
|
|
}
|
2010-08-19 03:00:08 +08:00
|
|
|
}
|
2010-10-29 04:34:52 +08:00
|
|
|
} while (Changes);
|
2010-08-19 03:00:08 +08:00
|
|
|
|
2010-10-29 04:34:52 +08:00
|
|
|
assert(IdxVNI && "Didn't find value for Idx");
|
2011-03-02 09:59:34 +08:00
|
|
|
return IdxVNI;
|
2011-03-02 07:14:53 +08:00
|
|
|
}
|
|
|
|
|
2011-02-03 14:18:29 +08:00
|
|
|
VNInfo *SplitEditor::defFromParent(unsigned RegIdx,
|
2010-11-11 03:31:50 +08:00
|
|
|
VNInfo *ParentVNI,
|
|
|
|
SlotIndex UseIdx,
|
|
|
|
MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator I) {
|
|
|
|
MachineInstr *CopyMI = 0;
|
|
|
|
SlotIndex Def;
|
2011-03-03 07:31:50 +08:00
|
|
|
LiveInterval *LI = Edit->get(RegIdx);
|
2010-11-11 03:31:50 +08:00
|
|
|
|
|
|
|
// Attempt cheap-as-a-copy rematerialization.
|
|
|
|
LiveRangeEdit::Remat RM(ParentVNI);
|
2011-03-03 07:31:50 +08:00
|
|
|
if (Edit->canRematerializeAt(RM, UseIdx, true, LIS)) {
|
|
|
|
Def = Edit->rematerializeAt(MBB, I, LI->reg, RM, LIS, TII, TRI);
|
2010-11-11 03:31:50 +08:00
|
|
|
} else {
|
|
|
|
// Can't remat, just insert a copy from parent.
|
2011-02-03 14:18:29 +08:00
|
|
|
CopyMI = BuildMI(MBB, I, DebugLoc(), TII.get(TargetOpcode::COPY), LI->reg)
|
2011-03-03 07:31:50 +08:00
|
|
|
.addReg(Edit->getReg());
|
2011-01-26 08:50:53 +08:00
|
|
|
Def = LIS.InsertMachineInstrInMaps(CopyMI).getDefIndex();
|
2010-11-11 03:31:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Define the value in Reg.
|
2011-03-02 07:14:53 +08:00
|
|
|
VNInfo *VNI = defValue(RegIdx, ParentVNI, Def);
|
2010-11-11 03:31:50 +08:00
|
|
|
VNI->setCopy(CopyMI);
|
|
|
|
return VNI;
|
|
|
|
}
|
|
|
|
|
2010-09-16 08:01:36 +08:00
|
|
|
/// Create a new virtual register and live interval.
|
|
|
|
void SplitEditor::openIntv() {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(!OpenIdx && "Previous LI not closed before openIntv");
|
2010-08-05 06:08:39 +08:00
|
|
|
|
2011-02-03 14:18:29 +08:00
|
|
|
// Create the complement as index 0.
|
2011-03-03 07:31:50 +08:00
|
|
|
if (Edit->empty())
|
2011-03-18 04:37:07 +08:00
|
|
|
Edit->create(LIS, VRM);
|
2011-02-03 14:18:29 +08:00
|
|
|
|
|
|
|
// Create the open interval.
|
2011-03-03 07:31:50 +08:00
|
|
|
OpenIdx = Edit->size();
|
2011-03-18 04:37:07 +08:00
|
|
|
Edit->create(LIS, VRM);
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
2011-02-04 01:04:16 +08:00
|
|
|
SlotIndex SplitEditor::enterIntvBefore(SlotIndex Idx) {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before enterIntvBefore");
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << " enterIntvBefore " << Idx);
|
2011-02-04 01:04:16 +08:00
|
|
|
Idx = Idx.getBaseIndex();
|
2011-03-03 07:31:50 +08:00
|
|
|
VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Idx);
|
2010-09-16 08:01:36 +08:00
|
|
|
if (!ParentVNI) {
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << ": not live\n");
|
2011-02-04 01:04:16 +08:00
|
|
|
return Idx;
|
2010-08-13 01:07:14 +08:00
|
|
|
}
|
2011-02-04 01:04:16 +08:00
|
|
|
DEBUG(dbgs() << ": valno " << ParentVNI->id << '\n');
|
2011-01-26 08:50:53 +08:00
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(Idx);
|
2010-09-16 08:01:36 +08:00
|
|
|
assert(MI && "enterIntvBefore called with invalid index");
|
2010-11-11 03:31:50 +08:00
|
|
|
|
2011-02-04 01:04:16 +08:00
|
|
|
VNInfo *VNI = defFromParent(OpenIdx, ParentVNI, Idx, *MI->getParent(), MI);
|
|
|
|
return VNI->def;
|
2010-08-13 01:07:14 +08:00
|
|
|
}
|
|
|
|
|
2011-02-04 01:04:16 +08:00
|
|
|
SlotIndex SplitEditor::enterIntvAtEnd(MachineBasicBlock &MBB) {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before enterIntvAtEnd");
|
2011-02-04 01:04:16 +08:00
|
|
|
SlotIndex End = LIS.getMBBEndIdx(&MBB);
|
|
|
|
SlotIndex Last = End.getPrevSlot();
|
|
|
|
DEBUG(dbgs() << " enterIntvAtEnd BB#" << MBB.getNumber() << ", " << Last);
|
2011-03-03 07:31:50 +08:00
|
|
|
VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Last);
|
2010-09-16 08:01:36 +08:00
|
|
|
if (!ParentVNI) {
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << ": not live\n");
|
2011-02-04 01:04:16 +08:00
|
|
|
return End;
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << ": valno " << ParentVNI->id);
|
2011-02-04 01:04:16 +08:00
|
|
|
VNInfo *VNI = defFromParent(OpenIdx, ParentVNI, Last, MBB,
|
2011-03-03 07:31:50 +08:00
|
|
|
LIS.getLastSplitPoint(Edit->getParent(), &MBB));
|
2011-02-04 01:04:16 +08:00
|
|
|
RegAssign.insert(VNI->def, End, OpenIdx);
|
2011-02-03 14:18:29 +08:00
|
|
|
DEBUG(dump());
|
2011-02-04 01:04:16 +08:00
|
|
|
return VNI->def;
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
/// useIntv - indicate that all instructions in MBB should use OpenLI.
|
2010-08-05 06:08:39 +08:00
|
|
|
void SplitEditor::useIntv(const MachineBasicBlock &MBB) {
|
2011-01-26 08:50:53 +08:00
|
|
|
useIntv(LIS.getMBBStartIdx(&MBB), LIS.getMBBEndIdx(&MBB));
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
2010-08-05 06:08:39 +08:00
|
|
|
void SplitEditor::useIntv(SlotIndex Start, SlotIndex End) {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before useIntv");
|
|
|
|
DEBUG(dbgs() << " useIntv [" << Start << ';' << End << "):");
|
|
|
|
RegAssign.insert(Start, End, OpenIdx);
|
|
|
|
DEBUG(dump());
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
2011-02-04 01:04:16 +08:00
|
|
|
SlotIndex SplitEditor::leaveIntvAfter(SlotIndex Idx) {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before leaveIntvAfter");
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << " leaveIntvAfter " << Idx);
|
2010-08-13 01:07:14 +08:00
|
|
|
|
2010-09-16 08:01:36 +08:00
|
|
|
// The interval must be live beyond the instruction at Idx.
|
2010-11-11 03:31:50 +08:00
|
|
|
Idx = Idx.getBoundaryIndex();
|
2011-03-03 07:31:50 +08:00
|
|
|
VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Idx);
|
2010-09-16 08:01:36 +08:00
|
|
|
if (!ParentVNI) {
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << ": not live\n");
|
2011-02-04 01:04:16 +08:00
|
|
|
return Idx.getNextSlot();
|
2010-08-13 01:07:14 +08:00
|
|
|
}
|
2011-02-04 01:04:16 +08:00
|
|
|
DEBUG(dbgs() << ": valno " << ParentVNI->id << '\n');
|
2010-08-13 01:07:14 +08:00
|
|
|
|
2011-02-09 02:50:18 +08:00
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(Idx);
|
|
|
|
assert(MI && "No instruction at index");
|
|
|
|
VNInfo *VNI = defFromParent(0, ParentVNI, Idx, *MI->getParent(),
|
|
|
|
llvm::next(MachineBasicBlock::iterator(MI)));
|
2011-02-04 01:04:16 +08:00
|
|
|
return VNI->def;
|
2010-08-13 01:07:14 +08:00
|
|
|
}
|
|
|
|
|
2011-02-10 07:30:25 +08:00
|
|
|
SlotIndex SplitEditor::leaveIntvBefore(SlotIndex Idx) {
|
|
|
|
assert(OpenIdx && "openIntv not called before leaveIntvBefore");
|
|
|
|
DEBUG(dbgs() << " leaveIntvBefore " << Idx);
|
|
|
|
|
|
|
|
// The interval must be live into the instruction at Idx.
|
|
|
|
Idx = Idx.getBoundaryIndex();
|
2011-03-03 07:31:50 +08:00
|
|
|
VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Idx);
|
2011-02-10 07:30:25 +08:00
|
|
|
if (!ParentVNI) {
|
|
|
|
DEBUG(dbgs() << ": not live\n");
|
|
|
|
return Idx.getNextSlot();
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << ": valno " << ParentVNI->id << '\n');
|
|
|
|
|
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(Idx);
|
|
|
|
assert(MI && "No instruction at index");
|
|
|
|
VNInfo *VNI = defFromParent(0, ParentVNI, Idx, *MI->getParent(), MI);
|
|
|
|
return VNI->def;
|
|
|
|
}
|
|
|
|
|
2011-02-04 01:04:16 +08:00
|
|
|
SlotIndex SplitEditor::leaveIntvAtTop(MachineBasicBlock &MBB) {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before leaveIntvAtTop");
|
2011-01-26 08:50:53 +08:00
|
|
|
SlotIndex Start = LIS.getMBBStartIdx(&MBB);
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << " leaveIntvAtTop BB#" << MBB.getNumber() << ", " << Start);
|
2010-08-05 06:08:39 +08:00
|
|
|
|
2011-03-03 07:31:50 +08:00
|
|
|
VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Start);
|
2010-09-16 08:01:36 +08:00
|
|
|
if (!ParentVNI) {
|
2010-10-08 01:56:35 +08:00
|
|
|
DEBUG(dbgs() << ": not live\n");
|
2011-02-04 01:04:16 +08:00
|
|
|
return Start;
|
2010-08-05 06:08:39 +08:00
|
|
|
}
|
|
|
|
|
2011-02-03 14:18:29 +08:00
|
|
|
VNInfo *VNI = defFromParent(0, ParentVNI, Start, MBB,
|
2010-11-11 03:31:50 +08:00
|
|
|
MBB.SkipPHIsAndLabels(MBB.begin()));
|
2011-02-03 14:18:29 +08:00
|
|
|
RegAssign.insert(Start, VNI->def, OpenIdx);
|
|
|
|
DEBUG(dump());
|
2011-02-04 01:04:16 +08:00
|
|
|
return VNI->def;
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
2011-02-09 02:50:21 +08:00
|
|
|
void SplitEditor::overlapIntv(SlotIndex Start, SlotIndex End) {
|
|
|
|
assert(OpenIdx && "openIntv not called before overlapIntv");
|
2011-03-03 07:31:50 +08:00
|
|
|
const VNInfo *ParentVNI = Edit->getParent().getVNInfoAt(Start);
|
|
|
|
assert(ParentVNI == Edit->getParent().getVNInfoAt(End.getPrevSlot()) &&
|
2011-02-09 02:50:21 +08:00
|
|
|
"Parent changes value in extended range");
|
|
|
|
assert(LIS.getMBBFromIndex(Start) == LIS.getMBBFromIndex(End) &&
|
|
|
|
"Range cannot span basic blocks");
|
|
|
|
|
2011-03-02 08:49:28 +08:00
|
|
|
// The complement interval will be extended as needed by extendRange().
|
2011-04-06 07:43:14 +08:00
|
|
|
if (ParentVNI)
|
|
|
|
markComplexMapped(0, ParentVNI);
|
2011-02-09 02:50:21 +08:00
|
|
|
DEBUG(dbgs() << " overlapIntv [" << Start << ';' << End << "):");
|
|
|
|
RegAssign.insert(Start, End, OpenIdx);
|
|
|
|
DEBUG(dump());
|
|
|
|
}
|
|
|
|
|
2010-08-05 06:08:39 +08:00
|
|
|
/// closeIntv - Indicate that we are done editing the currently open
|
2010-07-27 07:44:11 +08:00
|
|
|
/// LiveInterval, and ranges can be trimmed.
|
2010-08-05 06:08:39 +08:00
|
|
|
void SplitEditor::closeIntv() {
|
2011-02-03 14:18:29 +08:00
|
|
|
assert(OpenIdx && "openIntv not called before closeIntv");
|
|
|
|
OpenIdx = 0;
|
2010-09-22 06:32:21 +08:00
|
|
|
}
|
2010-08-05 06:08:39 +08:00
|
|
|
|
2011-03-03 07:05:19 +08:00
|
|
|
/// transferSimpleValues - Transfer all simply defined values to the new live
|
|
|
|
/// ranges.
|
|
|
|
/// Values that were rematerialized or that have multiple defs are left alone.
|
|
|
|
bool SplitEditor::transferSimpleValues() {
|
|
|
|
bool Skipped = false;
|
|
|
|
RegAssignMap::const_iterator AssignI = RegAssign.begin();
|
2011-03-03 07:31:50 +08:00
|
|
|
for (LiveInterval::const_iterator ParentI = Edit->getParent().begin(),
|
|
|
|
ParentE = Edit->getParent().end(); ParentI != ParentE; ++ParentI) {
|
2011-03-03 07:05:19 +08:00
|
|
|
DEBUG(dbgs() << " blit " << *ParentI << ':');
|
|
|
|
VNInfo *ParentVNI = ParentI->valno;
|
|
|
|
// RegAssign has holes where RegIdx 0 should be used.
|
|
|
|
SlotIndex Start = ParentI->start;
|
|
|
|
AssignI.advanceTo(Start);
|
|
|
|
do {
|
|
|
|
unsigned RegIdx;
|
|
|
|
SlotIndex End = ParentI->end;
|
|
|
|
if (!AssignI.valid()) {
|
|
|
|
RegIdx = 0;
|
|
|
|
} else if (AssignI.start() <= Start) {
|
|
|
|
RegIdx = AssignI.value();
|
|
|
|
if (AssignI.stop() < End) {
|
|
|
|
End = AssignI.stop();
|
|
|
|
++AssignI;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
RegIdx = 0;
|
|
|
|
End = std::min(End, AssignI.start());
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << " [" << Start << ';' << End << ")=" << RegIdx);
|
|
|
|
if (VNInfo *VNI = Values.lookup(std::make_pair(RegIdx, ParentVNI->id))) {
|
|
|
|
DEBUG(dbgs() << ':' << VNI->id);
|
2011-03-03 07:31:50 +08:00
|
|
|
Edit->get(RegIdx)->addRange(LiveRange(Start, End, VNI));
|
2011-03-03 07:05:19 +08:00
|
|
|
} else
|
|
|
|
Skipped = true;
|
|
|
|
Start = End;
|
|
|
|
} while (Start != ParentI->end);
|
|
|
|
DEBUG(dbgs() << '\n');
|
|
|
|
}
|
|
|
|
return Skipped;
|
|
|
|
}
|
|
|
|
|
2011-03-03 07:05:16 +08:00
|
|
|
void SplitEditor::extendPHIKillRanges() {
|
|
|
|
// Extend live ranges to be live-out for successor PHI values.
|
2011-03-03 07:31:50 +08:00
|
|
|
for (LiveInterval::const_vni_iterator I = Edit->getParent().vni_begin(),
|
|
|
|
E = Edit->getParent().vni_end(); I != E; ++I) {
|
2011-03-03 07:05:16 +08:00
|
|
|
const VNInfo *PHIVNI = *I;
|
|
|
|
if (PHIVNI->isUnused() || !PHIVNI->isPHIDef())
|
|
|
|
continue;
|
|
|
|
unsigned RegIdx = RegAssign.lookup(PHIVNI->def);
|
|
|
|
MachineBasicBlock *MBB = LIS.getMBBFromIndex(PHIVNI->def);
|
|
|
|
for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
|
|
|
|
PE = MBB->pred_end(); PI != PE; ++PI) {
|
|
|
|
SlotIndex End = LIS.getMBBEndIdx(*PI).getPrevSlot();
|
|
|
|
// The predecessor may not have a live-out value. That is OK, like an
|
|
|
|
// undef PHI operand.
|
2011-03-03 07:31:50 +08:00
|
|
|
if (Edit->getParent().liveAt(End)) {
|
2011-03-03 07:05:16 +08:00
|
|
|
assert(RegAssign.lookup(End) == RegIdx &&
|
|
|
|
"Different register assignment in phi predecessor");
|
|
|
|
extendRange(RegIdx, End);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-03 07:31:50 +08:00
|
|
|
/// rewriteAssigned - Rewrite all uses of Edit->getReg().
|
2011-03-03 07:05:19 +08:00
|
|
|
void SplitEditor::rewriteAssigned(bool ExtendRanges) {
|
2011-03-03 07:31:50 +08:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(Edit->getReg()),
|
2011-01-26 08:50:53 +08:00
|
|
|
RE = MRI.reg_end(); RI != RE;) {
|
2010-10-09 07:42:21 +08:00
|
|
|
MachineOperand &MO = RI.getOperand();
|
|
|
|
MachineInstr *MI = MO.getParent();
|
|
|
|
++RI;
|
2011-02-03 14:18:29 +08:00
|
|
|
// LiveDebugVariables should have handled all DBG_VALUE instructions.
|
2010-10-09 07:42:21 +08:00
|
|
|
if (MI->isDebugValue()) {
|
|
|
|
DEBUG(dbgs() << "Zapping " << *MI);
|
|
|
|
MO.setReg(0);
|
|
|
|
continue;
|
|
|
|
}
|
2011-02-10 05:52:09 +08:00
|
|
|
|
|
|
|
// <undef> operands don't really read the register, so just assign them to
|
|
|
|
// the complement.
|
|
|
|
if (MO.isUse() && MO.isUndef()) {
|
2011-03-03 07:31:50 +08:00
|
|
|
MO.setReg(Edit->get(0)->reg);
|
2011-02-10 05:52:09 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI);
|
2011-03-18 11:06:02 +08:00
|
|
|
if (MO.isDef())
|
|
|
|
Idx = MO.isEarlyClobber() ? Idx.getUseIndex() : Idx.getDefIndex();
|
2011-02-03 14:18:29 +08:00
|
|
|
|
|
|
|
// Rewrite to the mapped register at Idx.
|
|
|
|
unsigned RegIdx = RegAssign.lookup(Idx);
|
2011-03-03 07:31:50 +08:00
|
|
|
MO.setReg(Edit->get(RegIdx)->reg);
|
2011-02-03 14:18:29 +08:00
|
|
|
DEBUG(dbgs() << " rewr BB#" << MI->getParent()->getNumber() << '\t'
|
|
|
|
<< Idx << ':' << RegIdx << '\t' << *MI);
|
|
|
|
|
2011-03-18 11:06:02 +08:00
|
|
|
// Extend liveness to Idx if the instruction reads reg.
|
|
|
|
if (!ExtendRanges)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Skip instructions that don't read Reg.
|
|
|
|
if (MO.isDef()) {
|
|
|
|
if (!MO.getSubReg() && !MO.isEarlyClobber())
|
|
|
|
continue;
|
|
|
|
// We may wan't to extend a live range for a partial redef, or for a use
|
|
|
|
// tied to an early clobber.
|
|
|
|
Idx = Idx.getPrevSlot();
|
|
|
|
if (!Edit->getParent().liveAt(Idx))
|
|
|
|
continue;
|
|
|
|
} else
|
|
|
|
Idx = Idx.getUseIndex();
|
|
|
|
|
|
|
|
extendRange(RegIdx, Idx);
|
2010-10-09 07:42:21 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-09 06:46:11 +08:00
|
|
|
void SplitEditor::deleteRematVictims() {
|
|
|
|
SmallVector<MachineInstr*, 8> Dead;
|
2011-03-21 03:46:23 +08:00
|
|
|
for (LiveRangeEdit::iterator I = Edit->begin(), E = Edit->end(); I != E; ++I){
|
|
|
|
LiveInterval *LI = *I;
|
|
|
|
for (LiveInterval::const_iterator LII = LI->begin(), LIE = LI->end();
|
|
|
|
LII != LIE; ++LII) {
|
|
|
|
// Dead defs end at the store slot.
|
|
|
|
if (LII->end != LII->valno->def.getNextSlot())
|
|
|
|
continue;
|
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(LII->valno->def);
|
|
|
|
assert(MI && "Missing instruction for dead def");
|
|
|
|
MI->addRegisterDead(LI->reg, &TRI);
|
2011-03-09 06:46:11 +08:00
|
|
|
|
2011-03-21 03:46:23 +08:00
|
|
|
if (!MI->allDefsAreDead())
|
|
|
|
continue;
|
2011-03-09 06:46:11 +08:00
|
|
|
|
2011-03-21 03:46:23 +08:00
|
|
|
DEBUG(dbgs() << "All defs dead: " << *MI);
|
|
|
|
Dead.push_back(MI);
|
|
|
|
}
|
2011-03-09 06:46:11 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (Dead.empty())
|
|
|
|
return;
|
|
|
|
|
2011-03-18 04:37:07 +08:00
|
|
|
Edit->eliminateDeadDefs(Dead, LIS, VRM, TII);
|
2011-03-09 06:46:11 +08:00
|
|
|
}
|
|
|
|
|
2011-02-03 14:18:29 +08:00
|
|
|
void SplitEditor::finish() {
|
|
|
|
assert(OpenIdx == 0 && "Previous LI not closed before rewrite");
|
2011-03-03 07:05:19 +08:00
|
|
|
++NumFinished;
|
2011-02-03 14:18:29 +08:00
|
|
|
|
|
|
|
// At this point, the live intervals in Edit contain VNInfos corresponding to
|
|
|
|
// the inserted copies.
|
|
|
|
|
|
|
|
// Add the original defs from the parent interval.
|
2011-03-03 07:31:50 +08:00
|
|
|
for (LiveInterval::const_vni_iterator I = Edit->getParent().vni_begin(),
|
|
|
|
E = Edit->getParent().vni_end(); I != E; ++I) {
|
2011-02-03 14:18:29 +08:00
|
|
|
const VNInfo *ParentVNI = *I;
|
2011-02-04 08:59:23 +08:00
|
|
|
if (ParentVNI->isUnused())
|
|
|
|
continue;
|
2011-03-02 07:14:53 +08:00
|
|
|
unsigned RegIdx = RegAssign.lookup(ParentVNI->def);
|
2011-03-16 05:13:22 +08:00
|
|
|
VNInfo *VNI = defValue(RegIdx, ParentVNI, ParentVNI->def);
|
|
|
|
VNI->setIsPHIDef(ParentVNI->isPHIDef());
|
|
|
|
VNI->setCopy(ParentVNI->getCopy());
|
|
|
|
|
2011-03-03 07:05:19 +08:00
|
|
|
// Mark rematted values as complex everywhere to force liveness computation.
|
|
|
|
// The new live ranges may be truncated.
|
2011-03-03 07:31:50 +08:00
|
|
|
if (Edit->didRematerialize(ParentVNI))
|
|
|
|
for (unsigned i = 0, e = Edit->size(); i != e; ++i)
|
2011-03-03 07:05:19 +08:00
|
|
|
markComplexMapped(i, ParentVNI);
|
2010-09-22 06:32:21 +08:00
|
|
|
}
|
2010-10-27 08:39:07 +08:00
|
|
|
|
2011-02-03 14:18:29 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
// Every new interval must have a def by now, otherwise the split is bogus.
|
2011-03-03 07:31:50 +08:00
|
|
|
for (LiveRangeEdit::iterator I = Edit->begin(), E = Edit->end(); I != E; ++I)
|
2011-02-03 14:18:29 +08:00
|
|
|
assert((*I)->hasAtLeastOneValue() && "Split interval has no value");
|
|
|
|
#endif
|
|
|
|
|
2011-03-03 07:05:19 +08:00
|
|
|
// Transfer the simply mapped values, check if any are complex.
|
|
|
|
bool Complex = transferSimpleValues();
|
|
|
|
if (Complex)
|
|
|
|
extendPHIKillRanges();
|
|
|
|
else
|
|
|
|
++NumSimple;
|
|
|
|
|
|
|
|
// Rewrite virtual registers, possibly extending ranges.
|
|
|
|
rewriteAssigned(Complex);
|
2011-02-03 13:40:54 +08:00
|
|
|
|
2011-03-09 06:46:11 +08:00
|
|
|
// Delete defs that were rematted everywhere.
|
|
|
|
if (Complex)
|
|
|
|
deleteRematVictims();
|
2010-09-22 06:32:21 +08:00
|
|
|
|
2010-10-08 07:34:34 +08:00
|
|
|
// Get rid of unused values and set phi-kill flags.
|
2011-03-03 07:31:50 +08:00
|
|
|
for (LiveRangeEdit::iterator I = Edit->begin(), E = Edit->end(); I != E; ++I)
|
2011-01-26 08:50:53 +08:00
|
|
|
(*I)->RenumberValues(LIS);
|
2010-10-08 07:34:34 +08:00
|
|
|
|
2010-10-27 06:36:09 +08:00
|
|
|
// Now check if any registers were separated into multiple components.
|
2011-01-26 08:50:53 +08:00
|
|
|
ConnectedVNInfoEqClasses ConEQ(LIS);
|
2011-03-03 07:31:50 +08:00
|
|
|
for (unsigned i = 0, e = Edit->size(); i != e; ++i) {
|
2010-10-27 06:36:09 +08:00
|
|
|
// Don't use iterators, they are invalidated by create() below.
|
2011-03-03 07:31:50 +08:00
|
|
|
LiveInterval *li = Edit->get(i);
|
2010-10-27 06:36:09 +08:00
|
|
|
unsigned NumComp = ConEQ.Classify(li);
|
|
|
|
if (NumComp <= 1)
|
|
|
|
continue;
|
|
|
|
DEBUG(dbgs() << " " << NumComp << " components: " << *li << '\n');
|
|
|
|
SmallVector<LiveInterval*, 8> dups;
|
|
|
|
dups.push_back(li);
|
|
|
|
for (unsigned i = 1; i != NumComp; ++i)
|
2011-03-18 04:37:07 +08:00
|
|
|
dups.push_back(&Edit->create(LIS, VRM));
|
2011-03-17 08:23:45 +08:00
|
|
|
ConEQ.Distribute(&dups[0], MRI);
|
2010-10-27 06:36:09 +08:00
|
|
|
}
|
|
|
|
|
2010-08-11 01:07:22 +08:00
|
|
|
// Calculate spill weight and allocation hints for new intervals.
|
2011-03-30 05:20:19 +08:00
|
|
|
Edit->calculateRegClassAndHint(VRM.getMachineFunction(), LIS, SA.Loops);
|
2010-07-27 07:44:11 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2010-08-13 01:07:14 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Single Block Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
/// getMultiUseBlocks - if CurLI has more than one use in a basic block, it
|
|
|
|
/// may be an advantage to split CurLI for the duration of the block.
|
2010-10-23 06:48:56 +08:00
|
|
|
bool SplitAnalysis::getMultiUseBlocks(BlockPtrSet &Blocks) {
|
2011-01-26 08:50:53 +08:00
|
|
|
// If CurLI is local to one block, there is no point to splitting it.
|
2011-04-06 11:57:00 +08:00
|
|
|
if (UseBlocks.size() <= 1)
|
2010-10-23 06:48:56 +08:00
|
|
|
return false;
|
|
|
|
// Add blocks with multiple uses.
|
2011-04-06 11:57:00 +08:00
|
|
|
for (unsigned i = 0, e = UseBlocks.size(); i != e; ++i) {
|
|
|
|
const BlockInfo &BI = UseBlocks[i];
|
|
|
|
if (BI.FirstUse == BI.LastUse)
|
2011-02-10 07:30:25 +08:00
|
|
|
continue;
|
|
|
|
Blocks.insert(BI.MBB);
|
|
|
|
}
|
2010-10-23 06:48:56 +08:00
|
|
|
return !Blocks.empty();
|
|
|
|
}
|
|
|
|
|
2011-01-26 08:50:53 +08:00
|
|
|
/// splitSingleBlocks - Split CurLI into a separate live interval inside each
|
2010-10-06 06:19:33 +08:00
|
|
|
/// basic block in Blocks.
|
|
|
|
void SplitEditor::splitSingleBlocks(const SplitAnalysis::BlockPtrSet &Blocks) {
|
2010-08-13 02:50:55 +08:00
|
|
|
DEBUG(dbgs() << " splitSingleBlocks for " << Blocks.size() << " blocks.\n");
|
2011-04-06 11:57:00 +08:00
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA.getUseBlocks();
|
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
|
|
|
if (!Blocks.count(BI.MBB))
|
2011-02-10 07:30:25 +08:00
|
|
|
continue;
|
2010-08-13 01:07:14 +08:00
|
|
|
|
|
|
|
openIntv();
|
2011-04-05 12:20:29 +08:00
|
|
|
SlotIndex LastSplitPoint = SA.getLastSplitPoint(BI.MBB->getNumber());
|
2011-03-29 11:12:04 +08:00
|
|
|
SlotIndex SegStart = enterIntvBefore(std::min(BI.FirstUse,
|
2011-04-05 12:20:29 +08:00
|
|
|
LastSplitPoint));
|
|
|
|
if (!BI.LiveOut || BI.LastUse < LastSplitPoint) {
|
2011-02-10 07:30:25 +08:00
|
|
|
useIntv(SegStart, leaveIntvAfter(BI.LastUse));
|
|
|
|
} else {
|
2011-02-24 02:26:31 +08:00
|
|
|
// The last use is after the last valid split point.
|
2011-04-05 12:20:29 +08:00
|
|
|
SlotIndex SegStop = leaveIntvBefore(LastSplitPoint);
|
2011-02-10 07:30:25 +08:00
|
|
|
useIntv(SegStart, SegStop);
|
|
|
|
overlapIntv(SegStop, BI.LastUse);
|
|
|
|
}
|
2010-08-13 01:07:14 +08:00
|
|
|
closeIntv();
|
|
|
|
}
|
2010-10-09 07:42:21 +08:00
|
|
|
finish();
|
2010-08-13 01:07:14 +08:00
|
|
|
}
|