2012-12-12 05:25:42 +08:00
|
|
|
; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
|
|
|
|
|
|
|
|
; Test using an integer literal constant.
|
|
|
|
; Generated ASM should be:
|
2013-07-23 09:48:18 +08:00
|
|
|
; ADD_INT KC0[2].Z literal.x, 5
|
2012-12-12 05:25:42 +08:00
|
|
|
; or
|
2013-07-23 09:48:18 +08:00
|
|
|
; ADD_INT literal.x KC0[2].Z, 5
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; CHECK: {{^}}i32_literal:
|
2015-12-04 09:51:19 +08:00
|
|
|
; CHECK: LSHR
|
|
|
|
; CHECK-NEXT: ADD_INT * {{\** *}}T{{[0-9]\.[XYZW]}}, KC0[2].Z, literal.y
|
2013-05-03 05:52:30 +08:00
|
|
|
; CHECK-NEXT: 5
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @i32_literal(i32 addrspace(1)* %out, i32 %in) {
|
2012-12-12 05:25:42 +08:00
|
|
|
entry:
|
|
|
|
%0 = add i32 5, %in
|
|
|
|
store i32 %0, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Test using a float literal constant.
|
|
|
|
; Generated ASM should be:
|
2013-07-23 09:48:18 +08:00
|
|
|
; ADD KC0[2].Z literal.x, 5.0
|
2012-12-12 05:25:42 +08:00
|
|
|
; or
|
2013-07-23 09:48:18 +08:00
|
|
|
; ADD literal.x KC0[2].Z, 5.0
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; CHECK: {{^}}float_literal:
|
2015-12-04 09:51:19 +08:00
|
|
|
; CHECK: LSHR
|
|
|
|
; CHECK-NEXT: ADD * {{\** *}}T{{[0-9]\.[XYZW]}}, KC0[2].Z, literal.y
|
2013-05-03 05:52:30 +08:00
|
|
|
; CHECK-NEXT: 1084227584(5.0
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @float_literal(float addrspace(1)* %out, float %in) {
|
2012-12-12 05:25:42 +08:00
|
|
|
entry:
|
|
|
|
%0 = fadd float 5.0, %in
|
|
|
|
store float %0, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2013-08-16 09:11:55 +08:00
|
|
|
|
|
|
|
; Make sure inline literals are folded into REG_SEQUENCE instructions.
|
2014-10-02 01:15:17 +08:00
|
|
|
; CHECK: {{^}}inline_literal_reg_sequence:
|
2013-09-05 03:53:46 +08:00
|
|
|
; CHECK: MOV {{\** *}}T[[GPR:[0-9]]].X, 0.0
|
|
|
|
; CHECK-NEXT: MOV {{\** *}}T[[GPR]].Y, 0.0
|
|
|
|
; CHECK-NEXT: MOV {{\** *}}T[[GPR]].Z, 0.0
|
|
|
|
; CHECK-NEXT: MOV {{\** *}}T[[GPR]].W, 0.0
|
2013-08-16 09:11:55 +08:00
|
|
|
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @inline_literal_reg_sequence(<4 x i32> addrspace(1)* %out) {
|
2013-08-16 09:11:55 +08:00
|
|
|
entry:
|
|
|
|
store <4 x i32> <i32 0, i32 0, i32 0, i32 0>, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2013-09-13 07:44:53 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; CHECK: {{^}}inline_literal_dot4:
|
2013-09-13 07:44:53 +08:00
|
|
|
; CHECK: DOT4 T[[GPR:[0-9]]].X, 1.0
|
|
|
|
; CHECK-NEXT: DOT4 T[[GPR]].Y (MASKED), 1.0
|
|
|
|
; CHECK-NEXT: DOT4 T[[GPR]].Z (MASKED), 1.0
|
|
|
|
; CHECK-NEXT: DOT4 * T[[GPR]].W (MASKED), 1.0
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @inline_literal_dot4(float addrspace(1)* %out) {
|
2013-09-13 07:44:53 +08:00
|
|
|
entry:
|
2016-07-14 13:47:17 +08:00
|
|
|
%0 = call float @llvm.r600.dot4(<4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>)
|
2013-09-13 07:44:53 +08:00
|
|
|
store float %0, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2016-07-14 13:47:17 +08:00
|
|
|
declare float @llvm.r600.dot4(<4 x float>, <4 x float>) #1
|
2013-09-13 07:44:53 +08:00
|
|
|
|
|
|
|
attributes #1 = { readnone }
|