2016-11-15 17:51:02 +08:00
|
|
|
//===- SubtargetFeatureInfo.cpp - Helpers for subtarget features ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "SubtargetFeatureInfo.h"
|
|
|
|
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
#include "Types.h"
|
2016-11-15 17:51:02 +08:00
|
|
|
#include "llvm/TableGen/Record.h"
|
|
|
|
|
|
|
|
#include <map>
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2017-01-28 10:47:46 +08:00
|
|
|
#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
|
|
|
|
LLVM_DUMP_METHOD void SubtargetFeatureInfo::dump() const {
|
|
|
|
errs() << getEnumName() << " " << Index << "\n" << *TheDef;
|
2016-11-15 17:51:02 +08:00
|
|
|
}
|
2017-01-28 10:47:46 +08:00
|
|
|
#endif
|
2016-11-15 17:51:02 +08:00
|
|
|
|
|
|
|
std::vector<std::pair<Record *, SubtargetFeatureInfo>>
|
|
|
|
SubtargetFeatureInfo::getAll(const RecordKeeper &Records) {
|
|
|
|
std::vector<std::pair<Record *, SubtargetFeatureInfo>> SubtargetFeatures;
|
|
|
|
std::vector<Record *> AllPredicates =
|
|
|
|
Records.getAllDerivedDefinitions("Predicate");
|
|
|
|
for (Record *Pred : AllPredicates) {
|
|
|
|
// Ignore predicates that are not intended for the assembler.
|
|
|
|
//
|
|
|
|
// The "AssemblerMatcherPredicate" string should be promoted to an argument
|
|
|
|
// if we re-use the machinery for non-assembler purposes in future.
|
|
|
|
if (!Pred->getValueAsBit("AssemblerMatcherPredicate"))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (Pred->getName().empty())
|
|
|
|
PrintFatalError(Pred->getLoc(), "Predicate has no name!");
|
|
|
|
|
|
|
|
SubtargetFeatures.emplace_back(
|
|
|
|
Pred, SubtargetFeatureInfo(Pred, SubtargetFeatures.size()));
|
|
|
|
}
|
|
|
|
return SubtargetFeatures;
|
|
|
|
}
|
|
|
|
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
void SubtargetFeatureInfo::emitSubtargetFeatureFlagEnumeration(
|
2017-04-30 01:30:09 +08:00
|
|
|
SubtargetFeatureInfoMap &SubtargetFeatures, raw_ostream &OS) {
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
OS << "// Flags for subtarget features that participate in "
|
|
|
|
<< "instruction matching.\n";
|
|
|
|
OS << "enum SubtargetFeatureFlag : "
|
|
|
|
<< getMinimalTypeForEnumBitfield(SubtargetFeatures.size()) << " {\n";
|
|
|
|
for (const auto &SF : SubtargetFeatures) {
|
|
|
|
const SubtargetFeatureInfo &SFI = SF.second;
|
|
|
|
OS << " " << SFI.getEnumName() << " = (1ULL << " << SFI.Index << "),\n";
|
|
|
|
}
|
|
|
|
OS << " Feature_None = 0\n";
|
|
|
|
OS << "};\n\n";
|
|
|
|
}
|
|
|
|
|
[globalisel][tablegen] Import SelectionDAG's rule predicates and support the equivalent in GIRule.
Summary:
The SelectionDAG importer now imports rules with Predicate's attached via
Requires, PredicateControl, etc. These predicates are implemented as
bitset's to allow multiple predicates to be tested together. However,
unlike the MC layer subtarget features, each target only pays for it's own
predicates (e.g. AArch64 doesn't have 192 feature bits just because X86
needs a lot).
Both AArch64 and X86 derive at least one predicate from the MachineFunction
or Function so they must re-initialize AvailableFeatures before each
function. They also declare locals in <Target>InstructionSelector so that
computeAvailableFeatures() can use the code from SelectionDAG without
modification.
Reviewers: rovka, qcolombet, aditya_nandakumar, t.p.northover, ab
Reviewed By: rovka
Subscribers: aemerson, rengolin, dberris, kristof.beyls, llvm-commits, igorb
Differential Revision: https://reviews.llvm.org/D31418
llvm-svn: 300993
2017-04-21 23:59:56 +08:00
|
|
|
void SubtargetFeatureInfo::emitSubtargetFeatureBitEnumeration(
|
2017-04-30 01:30:09 +08:00
|
|
|
SubtargetFeatureInfoMap &SubtargetFeatures, raw_ostream &OS) {
|
[globalisel][tablegen] Import SelectionDAG's rule predicates and support the equivalent in GIRule.
Summary:
The SelectionDAG importer now imports rules with Predicate's attached via
Requires, PredicateControl, etc. These predicates are implemented as
bitset's to allow multiple predicates to be tested together. However,
unlike the MC layer subtarget features, each target only pays for it's own
predicates (e.g. AArch64 doesn't have 192 feature bits just because X86
needs a lot).
Both AArch64 and X86 derive at least one predicate from the MachineFunction
or Function so they must re-initialize AvailableFeatures before each
function. They also declare locals in <Target>InstructionSelector so that
computeAvailableFeatures() can use the code from SelectionDAG without
modification.
Reviewers: rovka, qcolombet, aditya_nandakumar, t.p.northover, ab
Reviewed By: rovka
Subscribers: aemerson, rengolin, dberris, kristof.beyls, llvm-commits, igorb
Differential Revision: https://reviews.llvm.org/D31418
llvm-svn: 300993
2017-04-21 23:59:56 +08:00
|
|
|
OS << "// Bits for subtarget features that participate in "
|
|
|
|
<< "instruction matching.\n";
|
|
|
|
OS << "enum SubtargetFeatureBits : "
|
|
|
|
<< getMinimalTypeForRange(SubtargetFeatures.size()) << " {\n";
|
|
|
|
for (const auto &SF : SubtargetFeatures) {
|
|
|
|
const SubtargetFeatureInfo &SFI = SF.second;
|
|
|
|
OS << " " << SFI.getEnumBitName() << " = " << SFI.Index << ",\n";
|
|
|
|
}
|
|
|
|
OS << "};\n\n";
|
|
|
|
}
|
|
|
|
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
void SubtargetFeatureInfo::emitNameTable(
|
2017-04-30 01:30:09 +08:00
|
|
|
SubtargetFeatureInfoMap &SubtargetFeatures, raw_ostream &OS) {
|
2017-03-07 05:26:49 +08:00
|
|
|
// Need to sort the name table so that lookup by the log of the enum value
|
|
|
|
// gives the proper name. More specifically, for a feature of value 1<<n,
|
|
|
|
// SubtargetFeatureNames[n] should be the name of the feature.
|
|
|
|
uint64_t IndexUB = 0;
|
|
|
|
for (const auto &SF : SubtargetFeatures)
|
|
|
|
if (IndexUB <= SF.second.Index)
|
|
|
|
IndexUB = SF.second.Index+1;
|
|
|
|
|
|
|
|
std::vector<std::string> Names;
|
|
|
|
if (IndexUB > 0)
|
|
|
|
Names.resize(IndexUB);
|
|
|
|
for (const auto &SF : SubtargetFeatures)
|
|
|
|
Names[SF.second.Index] = SF.second.getEnumName();
|
|
|
|
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
OS << "static const char *SubtargetFeatureNames[] = {\n";
|
2017-03-07 05:26:49 +08:00
|
|
|
for (uint64_t I = 0; I < IndexUB; ++I)
|
|
|
|
OS << " \"" << Names[I] << "\",\n";
|
|
|
|
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
// A small number of targets have no predicates. Null terminate the array to
|
|
|
|
// avoid a zero-length array.
|
|
|
|
OS << " nullptr\n"
|
|
|
|
<< "};\n\n";
|
|
|
|
}
|
|
|
|
|
2016-11-15 17:51:02 +08:00
|
|
|
void SubtargetFeatureInfo::emitComputeAvailableFeatures(
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
StringRef TargetName, StringRef ClassName, StringRef FuncName,
|
2017-04-30 01:30:09 +08:00
|
|
|
SubtargetFeatureInfoMap &SubtargetFeatures, raw_ostream &OS,
|
|
|
|
StringRef ExtraParams) {
|
[globalisel][tablegen] Import SelectionDAG's rule predicates and support the equivalent in GIRule.
Summary:
The SelectionDAG importer now imports rules with Predicate's attached via
Requires, PredicateControl, etc. These predicates are implemented as
bitset's to allow multiple predicates to be tested together. However,
unlike the MC layer subtarget features, each target only pays for it's own
predicates (e.g. AArch64 doesn't have 192 feature bits just because X86
needs a lot).
Both AArch64 and X86 derive at least one predicate from the MachineFunction
or Function so they must re-initialize AvailableFeatures before each
function. They also declare locals in <Target>InstructionSelector so that
computeAvailableFeatures() can use the code from SelectionDAG without
modification.
Reviewers: rovka, qcolombet, aditya_nandakumar, t.p.northover, ab
Reviewed By: rovka
Subscribers: aemerson, rengolin, dberris, kristof.beyls, llvm-commits, igorb
Differential Revision: https://reviews.llvm.org/D31418
llvm-svn: 300993
2017-04-21 23:59:56 +08:00
|
|
|
OS << "PredicateBitset " << TargetName << ClassName << "::\n"
|
2017-04-30 01:30:09 +08:00
|
|
|
<< FuncName << "(const " << TargetName << "Subtarget *Subtarget";
|
|
|
|
if (!ExtraParams.empty())
|
|
|
|
OS << ", " << ExtraParams;
|
|
|
|
OS << ") const {\n";
|
[globalisel][tablegen] Import SelectionDAG's rule predicates and support the equivalent in GIRule.
Summary:
The SelectionDAG importer now imports rules with Predicate's attached via
Requires, PredicateControl, etc. These predicates are implemented as
bitset's to allow multiple predicates to be tested together. However,
unlike the MC layer subtarget features, each target only pays for it's own
predicates (e.g. AArch64 doesn't have 192 feature bits just because X86
needs a lot).
Both AArch64 and X86 derive at least one predicate from the MachineFunction
or Function so they must re-initialize AvailableFeatures before each
function. They also declare locals in <Target>InstructionSelector so that
computeAvailableFeatures() can use the code from SelectionDAG without
modification.
Reviewers: rovka, qcolombet, aditya_nandakumar, t.p.northover, ab
Reviewed By: rovka
Subscribers: aemerson, rengolin, dberris, kristof.beyls, llvm-commits, igorb
Differential Revision: https://reviews.llvm.org/D31418
llvm-svn: 300993
2017-04-21 23:59:56 +08:00
|
|
|
OS << " PredicateBitset Features;\n";
|
|
|
|
for (const auto &SF : SubtargetFeatures) {
|
|
|
|
const SubtargetFeatureInfo &SFI = SF.second;
|
|
|
|
|
|
|
|
OS << " if (" << SFI.TheDef->getValueAsString("CondString") << ")\n";
|
|
|
|
OS << " Features[" << SFI.getEnumBitName() << "] = 1;\n";
|
|
|
|
}
|
|
|
|
OS << " return Features;\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|
|
|
|
|
|
|
|
void SubtargetFeatureInfo::emitComputeAssemblerAvailableFeatures(
|
|
|
|
StringRef TargetName, StringRef ClassName, StringRef FuncName,
|
2017-04-30 01:30:09 +08:00
|
|
|
SubtargetFeatureInfoMap &SubtargetFeatures, raw_ostream &OS) {
|
2016-11-15 17:51:02 +08:00
|
|
|
OS << "uint64_t " << TargetName << ClassName << "::\n"
|
Check that emitted instructions meet their predicates on all targets except ARM, Mips, and X86.
Summary:
* ARM is omitted from this patch because this check appears to expose bugs in this target.
* Mips is omitted from this patch because this check either detects bugs or deliberate
emission of instructions that don't satisfy their predicates. One deliberate
use is the SYNC instruction where the version with an operand is correctly
defined as requiring MIPS32 while the version without an operand is defined
as an alias of 'SYNC 0' and requires MIPS2.
* X86 is omitted from this patch because it doesn't use the tablegen-erated
MCCodeEmitter infrastructure.
Patches for ARM and Mips will follow.
Depends on D25617
Reviewers: tstellarAMD, jmolloy
Subscribers: wdng, jmolloy, aemerson, rengolin, arsenm, jyknight, nemanjai, nhaehnle, tstellarAMD, llvm-commits
Differential Revision: https://reviews.llvm.org/D25618
llvm-svn: 287439
2016-11-19 21:05:44 +08:00
|
|
|
<< FuncName << "(const FeatureBitset& FB) const {\n";
|
2016-11-15 17:51:02 +08:00
|
|
|
OS << " uint64_t Features = 0;\n";
|
|
|
|
for (const auto &SF : SubtargetFeatures) {
|
|
|
|
const SubtargetFeatureInfo &SFI = SF.second;
|
|
|
|
|
|
|
|
OS << " if (";
|
|
|
|
std::string CondStorage =
|
|
|
|
SFI.TheDef->getValueAsString("AssemblerCondString");
|
|
|
|
StringRef Conds = CondStorage;
|
|
|
|
std::pair<StringRef, StringRef> Comma = Conds.split(',');
|
|
|
|
bool First = true;
|
|
|
|
do {
|
|
|
|
if (!First)
|
|
|
|
OS << " && ";
|
|
|
|
|
|
|
|
bool Neg = false;
|
|
|
|
StringRef Cond = Comma.first;
|
|
|
|
if (Cond[0] == '!') {
|
|
|
|
Neg = true;
|
|
|
|
Cond = Cond.substr(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
OS << "(";
|
|
|
|
if (Neg)
|
|
|
|
OS << "!";
|
|
|
|
OS << "FB[" << TargetName << "::" << Cond << "])";
|
|
|
|
|
|
|
|
if (Comma.second.empty())
|
|
|
|
break;
|
|
|
|
|
|
|
|
First = false;
|
|
|
|
Comma = Comma.second.split(',');
|
|
|
|
} while (true);
|
|
|
|
|
|
|
|
OS << ")\n";
|
|
|
|
OS << " Features |= " << SFI.getEnumName() << ";\n";
|
|
|
|
}
|
|
|
|
OS << " return Features;\n";
|
|
|
|
OS << "}\n\n";
|
|
|
|
}
|