2018-11-12 22:25:07 +08:00
|
|
|
//===-- RISCVAsmBackend.h - RISCV Assembler Backend -----------------------===//
|
|
|
|
//
|
2019-01-19 16:50:56 +08:00
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
2018-11-12 22:25:07 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVASMBACKEND_H
|
|
|
|
#define LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVASMBACKEND_H
|
|
|
|
|
|
|
|
#include "MCTargetDesc/RISCVFixupKinds.h"
|
|
|
|
#include "MCTargetDesc/RISCVMCTargetDesc.h"
|
2019-03-09 17:28:06 +08:00
|
|
|
#include "Utils/RISCVBaseInfo.h"
|
2018-11-12 22:25:07 +08:00
|
|
|
#include "llvm/MC/MCAsmBackend.h"
|
|
|
|
#include "llvm/MC/MCFixupKindInfo.h"
|
|
|
|
#include "llvm/MC/MCSubtargetInfo.h"
|
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
class MCAssembler;
|
|
|
|
class MCObjectTargetWriter;
|
|
|
|
class raw_ostream;
|
|
|
|
|
|
|
|
class RISCVAsmBackend : public MCAsmBackend {
|
|
|
|
const MCSubtargetInfo &STI;
|
|
|
|
uint8_t OSABI;
|
|
|
|
bool Is64Bit;
|
|
|
|
bool ForceRelocs = false;
|
2019-03-09 17:28:06 +08:00
|
|
|
const MCTargetOptions &TargetOptions;
|
|
|
|
RISCVABI::ABI TargetABI = RISCVABI::ABI_Unknown;
|
2018-11-12 22:25:07 +08:00
|
|
|
|
|
|
|
public:
|
2019-03-09 17:28:06 +08:00
|
|
|
RISCVAsmBackend(const MCSubtargetInfo &STI, uint8_t OSABI, bool Is64Bit,
|
|
|
|
const MCTargetOptions &Options)
|
|
|
|
: MCAsmBackend(support::little), STI(STI), OSABI(OSABI), Is64Bit(Is64Bit),
|
|
|
|
TargetOptions(Options) {
|
|
|
|
TargetABI = RISCVABI::computeTargetABI(
|
|
|
|
STI.getTargetTriple(), STI.getFeatureBits(), Options.getABIName());
|
2019-03-22 19:21:40 +08:00
|
|
|
RISCVFeatures::validate(STI.getTargetTriple(), STI.getFeatureBits());
|
2019-03-09 17:28:06 +08:00
|
|
|
}
|
2018-11-12 22:25:07 +08:00
|
|
|
~RISCVAsmBackend() override {}
|
|
|
|
|
|
|
|
void setForceRelocs() { ForceRelocs = true; }
|
|
|
|
|
2019-04-01 10:38:27 +08:00
|
|
|
// Returns true if relocations will be forced for shouldForceRelocation by
|
|
|
|
// default. This will be true if relaxation is enabled or had previously
|
|
|
|
// been enabled.
|
|
|
|
bool willForceRelocations() const {
|
|
|
|
return ForceRelocs || STI.getFeatureBits()[RISCV::FeatureRelax];
|
|
|
|
}
|
|
|
|
|
2018-11-12 22:25:07 +08:00
|
|
|
// Generate diff expression relocations if the relax feature is enabled or had
|
|
|
|
// previously been enabled, otherwise it is safe for the assembler to
|
|
|
|
// calculate these internally.
|
|
|
|
bool requiresDiffExpressionRelocations() const override {
|
2019-04-01 10:38:27 +08:00
|
|
|
return willForceRelocations();
|
2018-11-12 22:25:07 +08:00
|
|
|
}
|
2019-01-30 19:16:59 +08:00
|
|
|
|
|
|
|
// Return Size with extra Nop Bytes for alignment directive in code section.
|
|
|
|
bool shouldInsertExtraNopBytesForCodeAlign(const MCAlignFragment &AF,
|
|
|
|
unsigned &Size) override;
|
|
|
|
|
|
|
|
// Insert target specific fixup type for alignment directive in code section.
|
|
|
|
bool shouldInsertFixupForCodeAlign(MCAssembler &Asm,
|
|
|
|
const MCAsmLayout &Layout,
|
|
|
|
MCAlignFragment &AF) override;
|
|
|
|
|
2018-11-12 22:25:07 +08:00
|
|
|
void applyFixup(const MCAssembler &Asm, const MCFixup &Fixup,
|
|
|
|
const MCValue &Target, MutableArrayRef<char> Data,
|
|
|
|
uint64_t Value, bool IsResolved,
|
|
|
|
const MCSubtargetInfo *STI) const override;
|
|
|
|
|
|
|
|
std::unique_ptr<MCObjectTargetWriter>
|
|
|
|
createObjectTargetWriter() const override;
|
|
|
|
|
|
|
|
bool shouldForceRelocation(const MCAssembler &Asm, const MCFixup &Fixup,
|
2018-12-20 22:52:15 +08:00
|
|
|
const MCValue &Target) override;
|
2018-11-12 22:25:07 +08:00
|
|
|
|
|
|
|
bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
|
|
|
|
const MCRelaxableFragment *DF,
|
|
|
|
const MCAsmLayout &Layout) const override {
|
|
|
|
llvm_unreachable("Handled by fixupNeedsRelaxationAdvanced");
|
|
|
|
}
|
|
|
|
|
|
|
|
bool fixupNeedsRelaxationAdvanced(const MCFixup &Fixup, bool Resolved,
|
|
|
|
uint64_t Value,
|
|
|
|
const MCRelaxableFragment *DF,
|
|
|
|
const MCAsmLayout &Layout,
|
|
|
|
const bool WasForced) const override;
|
|
|
|
|
|
|
|
unsigned getNumFixupKinds() const override {
|
|
|
|
return RISCV::NumTargetFixupKinds;
|
|
|
|
}
|
|
|
|
|
|
|
|
const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
|
|
|
|
const static MCFixupKindInfo Infos[] = {
|
|
|
|
// This table *must* be in the order that the fixup_* kinds are defined in
|
|
|
|
// RISCVFixupKinds.h.
|
|
|
|
//
|
|
|
|
// name offset bits flags
|
|
|
|
{ "fixup_riscv_hi20", 12, 20, 0 },
|
|
|
|
{ "fixup_riscv_lo12_i", 20, 12, 0 },
|
|
|
|
{ "fixup_riscv_lo12_s", 0, 32, 0 },
|
|
|
|
{ "fixup_riscv_pcrel_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_pcrel_lo12_i", 20, 12, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_pcrel_lo12_s", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
|
2019-02-15 17:43:46 +08:00
|
|
|
{ "fixup_riscv_got_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
|
2019-04-04 22:13:37 +08:00
|
|
|
{ "fixup_riscv_tprel_hi20", 12, 20, 0 },
|
|
|
|
{ "fixup_riscv_tprel_lo12_i", 20, 12, 0 },
|
|
|
|
{ "fixup_riscv_tprel_lo12_s", 0, 32, 0 },
|
|
|
|
{ "fixup_riscv_tprel_add", 0, 0, 0 },
|
2019-04-23 22:46:13 +08:00
|
|
|
{ "fixup_riscv_tls_got_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_tls_gd_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
|
2018-11-12 22:25:07 +08:00
|
|
|
{ "fixup_riscv_jal", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_branch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_rvc_jump", 2, 11, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_rvc_branch", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
|
|
|
|
{ "fixup_riscv_call", 0, 64, MCFixupKindInfo::FKF_IsPCRel },
|
2019-04-02 20:47:20 +08:00
|
|
|
{ "fixup_riscv_call_plt", 0, 64, MCFixupKindInfo::FKF_IsPCRel },
|
2019-01-30 19:16:59 +08:00
|
|
|
{ "fixup_riscv_relax", 0, 0, 0 },
|
|
|
|
{ "fixup_riscv_align", 0, 0, 0 }
|
2018-11-12 22:25:07 +08:00
|
|
|
};
|
|
|
|
static_assert((array_lengthof(Infos)) == RISCV::NumTargetFixupKinds,
|
|
|
|
"Not all fixup kinds added to Infos array");
|
|
|
|
|
|
|
|
if (Kind < FirstTargetFixupKind)
|
|
|
|
return MCAsmBackend::getFixupKindInfo(Kind);
|
|
|
|
|
|
|
|
assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
|
|
|
|
"Invalid kind!");
|
|
|
|
return Infos[Kind - FirstTargetFixupKind];
|
|
|
|
}
|
|
|
|
|
|
|
|
bool mayNeedRelaxation(const MCInst &Inst,
|
|
|
|
const MCSubtargetInfo &STI) const override;
|
|
|
|
unsigned getRelaxedOpcode(unsigned Op) const;
|
|
|
|
|
|
|
|
void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
|
|
|
|
MCInst &Res) const override;
|
|
|
|
|
|
|
|
|
|
|
|
bool writeNopData(raw_ostream &OS, uint64_t Count) const override;
|
2019-03-09 17:28:06 +08:00
|
|
|
|
|
|
|
const MCTargetOptions &getTargetOptions() const { return TargetOptions; }
|
|
|
|
RISCVABI::ABI getTargetABI() const { return TargetABI; }
|
2018-11-12 22:25:07 +08:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|