2016-05-06 18:12:31 +08:00
|
|
|
//===-- AVRISelLowering.h - AVR DAG Lowering Interface ----------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the interfaces that AVR uses to lower LLVM code into a
|
|
|
|
// selection DAG.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef LLVM_AVR_ISEL_LOWERING_H
|
|
|
|
#define LLVM_AVR_ISEL_LOWERING_H
|
|
|
|
|
2016-10-08 09:05:09 +08:00
|
|
|
#include "llvm/CodeGen/CallingConvLower.h"
|
2017-11-17 09:07:10 +08:00
|
|
|
#include "llvm/CodeGen/TargetLowering.h"
|
2016-05-06 18:12:31 +08:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
|
|
|
namespace AVRISD {
|
|
|
|
|
|
|
|
/// AVR Specific DAG Nodes
|
|
|
|
enum NodeType {
|
|
|
|
/// Start the numbering where the builtin ops leave off.
|
|
|
|
FIRST_NUMBER = ISD::BUILTIN_OP_END,
|
|
|
|
/// Return from subroutine.
|
|
|
|
RET_FLAG,
|
|
|
|
/// Return from ISR.
|
|
|
|
RETI_FLAG,
|
|
|
|
/// Represents an abstract call instruction,
|
|
|
|
/// which includes a bunch of information.
|
|
|
|
CALL,
|
|
|
|
/// A wrapper node for TargetConstantPool,
|
|
|
|
/// TargetExternalSymbol, and TargetGlobalAddress.
|
|
|
|
WRAPPER,
|
|
|
|
LSL, ///< Logical shift left.
|
|
|
|
LSR, ///< Logical shift right.
|
|
|
|
ASR, ///< Arithmetic shift right.
|
|
|
|
ROR, ///< Bit rotate right.
|
|
|
|
ROL, ///< Bit rotate left.
|
|
|
|
LSLLOOP, ///< A loop of single logical shift left instructions.
|
|
|
|
LSRLOOP, ///< A loop of single logical shift right instructions.
|
2017-05-01 17:48:55 +08:00
|
|
|
ROLLOOP, ///< A loop of single left bit rotate instructions.
|
|
|
|
RORLOOP, ///< A loop of single right bit rotate instructions.
|
2016-05-06 18:12:31 +08:00
|
|
|
ASRLOOP, ///< A loop of single arithmetic shift right instructions.
|
|
|
|
/// AVR conditional branches. Operand 0 is the chain operand, operand 1
|
|
|
|
/// is the block to branch if condition is true, operand 2 is the
|
|
|
|
/// condition code, and operand 3 is the flag operand produced by a CMP
|
|
|
|
/// or TEST instruction.
|
|
|
|
BRCOND,
|
|
|
|
/// Compare instruction.
|
|
|
|
CMP,
|
|
|
|
/// Compare with carry instruction.
|
|
|
|
CMPC,
|
|
|
|
/// Test for zero or minus instruction.
|
|
|
|
TST,
|
|
|
|
/// Operand 0 and operand 1 are selection variable, operand 2
|
|
|
|
/// is condition code and operand 3 is flag operand.
|
|
|
|
SELECT_CC
|
|
|
|
};
|
|
|
|
|
|
|
|
} // end of namespace AVRISD
|
|
|
|
|
|
|
|
class AVRTargetMachine;
|
|
|
|
|
|
|
|
/// Performs target lowering for the AVR.
|
|
|
|
class AVRTargetLowering : public TargetLowering {
|
|
|
|
public:
|
|
|
|
explicit AVRTargetLowering(AVRTargetMachine &TM);
|
|
|
|
|
|
|
|
public:
|
|
|
|
MVT getScalarShiftAmountTy(const DataLayout &, EVT LHSTy) const override {
|
|
|
|
return MVT::i8;
|
|
|
|
}
|
2017-09-24 09:07:26 +08:00
|
|
|
|
|
|
|
MVT::SimpleValueType getCmpLibcallReturnType() const override {
|
|
|
|
return MVT::i8;
|
|
|
|
}
|
|
|
|
|
2016-05-06 18:12:31 +08:00
|
|
|
const char *getTargetNodeName(unsigned Opcode) const override;
|
|
|
|
|
|
|
|
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
|
|
|
|
|
|
|
|
void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
|
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
|
|
|
|
bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
|
2017-07-21 19:59:37 +08:00
|
|
|
unsigned AS,
|
|
|
|
Instruction *I = nullptr) const override;
|
2016-05-06 18:12:31 +08:00
|
|
|
|
|
|
|
bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, SDValue &Offset,
|
|
|
|
ISD::MemIndexedMode &AM,
|
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
|
|
|
|
bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, SDValue &Base,
|
|
|
|
SDValue &Offset, ISD::MemIndexedMode &AM,
|
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
|
|
|
|
bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
|
|
|
|
|
2016-10-08 09:01:49 +08:00
|
|
|
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
|
|
|
|
EVT VT) const override;
|
|
|
|
|
2016-05-06 18:12:31 +08:00
|
|
|
MachineBasicBlock *
|
2016-07-01 06:52:52 +08:00
|
|
|
EmitInstrWithCustomInserter(MachineInstr &MI,
|
2016-05-06 18:12:31 +08:00
|
|
|
MachineBasicBlock *MBB) const override;
|
|
|
|
|
|
|
|
ConstraintType getConstraintType(StringRef Constraint) const override;
|
|
|
|
|
|
|
|
ConstraintWeight
|
|
|
|
getSingleConstraintMatchWeight(AsmOperandInfo &info,
|
|
|
|
const char *constraint) const override;
|
|
|
|
|
|
|
|
std::pair<unsigned, const TargetRegisterClass *>
|
|
|
|
getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
|
|
|
|
StringRef Constraint, MVT VT) const override;
|
|
|
|
|
|
|
|
unsigned getInlineAsmMemConstraint(StringRef ConstraintCode) const override;
|
|
|
|
|
|
|
|
void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
|
|
|
|
std::vector<SDValue> &Ops,
|
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
|
2017-01-08 07:39:47 +08:00
|
|
|
unsigned getRegisterByName(const char* RegName, EVT VT,
|
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
|
2016-05-06 18:12:31 +08:00
|
|
|
private:
|
|
|
|
SDValue getAVRCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC, SDValue &AVRcc,
|
|
|
|
SelectionDAG &DAG, SDLoc dl) const;
|
|
|
|
SDValue LowerShifts(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerDivRem(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
|
|
|
|
|
2016-10-08 09:05:09 +08:00
|
|
|
CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC) const;
|
|
|
|
|
|
|
|
bool CanLowerReturn(CallingConv::ID CallConv,
|
|
|
|
MachineFunction &MF, bool isVarArg,
|
|
|
|
const SmallVectorImpl<ISD::OutputArg> &Outs,
|
|
|
|
LLVMContext &Context) const override;
|
|
|
|
|
2016-05-06 18:12:31 +08:00
|
|
|
SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
|
|
|
|
const SmallVectorImpl<ISD::OutputArg> &Outs,
|
2016-06-12 23:39:02 +08:00
|
|
|
const SmallVectorImpl<SDValue> &OutVals, const SDLoc &dl,
|
2016-05-06 18:12:31 +08:00
|
|
|
SelectionDAG &DAG) const override;
|
|
|
|
SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
|
|
|
|
bool isVarArg,
|
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
2016-06-12 23:39:02 +08:00
|
|
|
const SDLoc &dl, SelectionDAG &DAG,
|
2016-05-06 18:12:31 +08:00
|
|
|
SmallVectorImpl<SDValue> &InVals) const override;
|
|
|
|
SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
|
|
|
|
SmallVectorImpl<SDValue> &InVals) const override;
|
|
|
|
SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
|
|
|
|
CallingConv::ID CallConv, bool isVarArg,
|
2016-06-12 23:39:02 +08:00
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
|
|
|
const SDLoc &dl, SelectionDAG &DAG,
|
2016-05-06 18:12:31 +08:00
|
|
|
SmallVectorImpl<SDValue> &InVals) const;
|
|
|
|
|
|
|
|
private:
|
2016-10-08 09:06:21 +08:00
|
|
|
MachineBasicBlock *insertShift(MachineInstr &MI, MachineBasicBlock *BB) const;
|
|
|
|
MachineBasicBlock *insertMul(MachineInstr &MI, MachineBasicBlock *BB) const;
|
2016-05-06 18:12:31 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
} // end namespace llvm
|
|
|
|
|
|
|
|
#endif // LLVM_AVR_ISEL_LOWERING_H
|