2011-04-16 05:51:11 +08:00
|
|
|
//=======- MipsFrameLowering.cpp - Mips Frame Information ------*- C++ -*-====//
|
2010-11-15 08:06:54 +08:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2010-11-15 08:06:54 +08:00
|
|
|
//
|
2011-01-10 20:39:04 +08:00
|
|
|
// This file contains the Mips implementation of TargetFrameLowering class.
|
2010-11-15 08:06:54 +08:00
|
|
|
//
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2011-01-10 20:39:04 +08:00
|
|
|
#include "MipsFrameLowering.h"
|
2010-11-15 08:06:54 +08:00
|
|
|
#include "MipsInstrInfo.h"
|
|
|
|
#include "MipsMachineFunction.h"
|
2011-11-12 06:58:42 +08:00
|
|
|
#include "MCTargetDesc/MipsBaseInfo.h"
|
2010-11-15 08:06:54 +08:00
|
|
|
#include "llvm/Function.h"
|
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
#include "llvm/CodeGen/MachineModuleInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetData.h"
|
|
|
|
#include "llvm/Target/TargetOptions.h"
|
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2010-11-15 08:06:54 +08:00
|
|
|
//
|
|
|
|
// Stack Frame Processing methods
|
|
|
|
// +----------------------------+
|
|
|
|
//
|
|
|
|
// The stack is allocated decrementing the stack pointer on
|
|
|
|
// the first instruction of a function prologue. Once decremented,
|
|
|
|
// all stack references are done thought a positive offset
|
|
|
|
// from the stack/frame pointer, so the stack is considering
|
|
|
|
// to grow up! Otherwise terrible hacks would have to be made
|
|
|
|
// to get this stack ABI compliant :)
|
|
|
|
//
|
|
|
|
// The stack frame required by the ABI (after call):
|
|
|
|
// Offset
|
|
|
|
//
|
|
|
|
// 0 ----------
|
|
|
|
// 4 Args to pass
|
|
|
|
// . saved $GP (used in PIC)
|
|
|
|
// . Alloca allocations
|
|
|
|
// . Local Area
|
|
|
|
// . CPU "Callee Saved" Registers
|
|
|
|
// . saved FP
|
|
|
|
// . saved RA
|
|
|
|
// . FPU "Callee Saved" Registers
|
|
|
|
// StackSize -----------
|
|
|
|
//
|
|
|
|
// Offset - offset from sp after stack allocation on function prologue
|
|
|
|
//
|
|
|
|
// The sp is the stack pointer subtracted/added from the stack size
|
|
|
|
// at the Prologue/Epilogue
|
|
|
|
//
|
|
|
|
// References to the previous stack (to obtain arguments) are done
|
|
|
|
// with offsets that exceeds the stack size: (stacksize+(4*(num_arg-1))
|
|
|
|
//
|
|
|
|
// Examples:
|
|
|
|
// - reference to the actual stack frame
|
|
|
|
// for any local area var there is smt like : FI >= 0, StackOffset: 4
|
|
|
|
// sw REGX, 4(SP)
|
|
|
|
//
|
|
|
|
// - reference to previous stack frame
|
|
|
|
// suppose there's a load to the 5th arguments : FI < 0, StackOffset: 16.
|
|
|
|
// The emitted instruction will be something like:
|
|
|
|
// lw REGX, 16+StackSize(SP)
|
|
|
|
//
|
|
|
|
// Since the total stack size is unknown on LowerFormalArguments, all
|
|
|
|
// stack references (ObjectOffset) created to reference the function
|
|
|
|
// arguments, are negative numbers. This way, on eliminateFrameIndex it's
|
|
|
|
// possible to detect those references and the offsets are adjusted to
|
|
|
|
// their real location.
|
|
|
|
//
|
2011-04-16 05:51:11 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2010-11-19 05:19:35 +08:00
|
|
|
// hasFP - Return true if the specified function should have a dedicated frame
|
2011-04-16 05:51:11 +08:00
|
|
|
// pointer register. This is true if the function has variable sized allocas or
|
|
|
|
// if frame pointer elimination is disabled.
|
2011-01-10 20:39:04 +08:00
|
|
|
bool MipsFrameLowering::hasFP(const MachineFunction &MF) const {
|
2010-11-19 05:19:35 +08:00
|
|
|
const MachineFrameInfo *MFI = MF.getFrameInfo();
|
2011-06-02 08:24:44 +08:00
|
|
|
return DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()
|
|
|
|
|| MFI->isFrameAddressTaken();
|
2010-11-19 05:19:35 +08:00
|
|
|
}
|
|
|
|
|
2011-05-24 04:16:59 +08:00
|
|
|
bool MipsFrameLowering::targetHandlesStackFrameRounding() const {
|
|
|
|
return true;
|
2010-11-15 08:06:54 +08:00
|
|
|
}
|
|
|
|
|
2011-05-24 04:16:59 +08:00
|
|
|
static unsigned AlignOffset(unsigned Offset, unsigned Align) {
|
|
|
|
return (Offset + Align - 1) / Align * Align;
|
|
|
|
}
|
2011-04-16 05:51:11 +08:00
|
|
|
|
2011-04-16 05:00:26 +08:00
|
|
|
// expand pair of register and immediate if the immediate doesn't fit in the
|
|
|
|
// 16-bit offset field.
|
2011-03-05 04:48:08 +08:00
|
|
|
// e.g.
|
|
|
|
// if OrigImm = 0x10000, OrigReg = $sp:
|
|
|
|
// generate the following sequence of instrs:
|
|
|
|
// lui $at, hi(0x10000)
|
|
|
|
// addu $at, $sp, $at
|
|
|
|
//
|
|
|
|
// (NewReg, NewImm) = ($at, lo(Ox10000))
|
|
|
|
// return true
|
|
|
|
static bool expandRegLargeImmPair(unsigned OrigReg, int OrigImm,
|
|
|
|
unsigned& NewReg, int& NewImm,
|
2011-04-16 05:00:26 +08:00
|
|
|
MachineBasicBlock& MBB,
|
|
|
|
MachineBasicBlock::iterator I) {
|
2011-03-05 04:48:08 +08:00
|
|
|
// OrigImm fits in the 16-bit field
|
|
|
|
if (OrigImm < 0x8000 && OrigImm >= -0x8000) {
|
|
|
|
NewReg = OrigReg;
|
|
|
|
NewImm = OrigImm;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
MachineFunction* MF = MBB.getParent();
|
|
|
|
const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
|
|
|
|
DebugLoc DL = I->getDebugLoc();
|
2011-05-25 05:22:21 +08:00
|
|
|
int ImmLo = (short)(OrigImm & 0xffff);
|
2011-04-16 05:51:11 +08:00
|
|
|
int ImmHi = (((unsigned)OrigImm & 0xffff0000) >> 16) +
|
2011-04-16 05:00:26 +08:00
|
|
|
((OrigImm & 0x8000) != 0);
|
2011-03-05 04:48:08 +08:00
|
|
|
|
|
|
|
// FIXME: change this when mips goes MC".
|
|
|
|
BuildMI(MBB, I, DL, TII->get(Mips::NOAT));
|
|
|
|
BuildMI(MBB, I, DL, TII->get(Mips::LUi), Mips::AT).addImm(ImmHi);
|
2011-04-16 05:00:26 +08:00
|
|
|
BuildMI(MBB, I, DL, TII->get(Mips::ADDu), Mips::AT).addReg(OrigReg)
|
|
|
|
.addReg(Mips::AT);
|
2011-03-05 04:48:08 +08:00
|
|
|
NewReg = Mips::AT;
|
|
|
|
NewImm = ImmLo;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2011-01-10 20:39:04 +08:00
|
|
|
void MipsFrameLowering::emitPrologue(MachineFunction &MF) const {
|
2010-11-15 08:06:54 +08:00
|
|
|
MachineBasicBlock &MBB = MF.front();
|
|
|
|
MachineFrameInfo *MFI = MF.getFrameInfo();
|
|
|
|
MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
|
|
|
|
const MipsRegisterInfo *RegInfo =
|
|
|
|
static_cast<const MipsRegisterInfo*>(MF.getTarget().getRegisterInfo());
|
|
|
|
const MipsInstrInfo &TII =
|
|
|
|
*static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
|
|
|
|
MachineBasicBlock::iterator MBBI = MBB.begin();
|
|
|
|
DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
|
|
|
|
bool isPIC = (MF.getTarget().getRelocationModel() == Reloc::PIC_);
|
2011-03-05 04:48:08 +08:00
|
|
|
unsigned NewReg = 0;
|
|
|
|
int NewImm = 0;
|
|
|
|
bool ATUsed;
|
2011-11-11 12:00:29 +08:00
|
|
|
unsigned GP = STI.isABI_N64() ? Mips::GP_64 : Mips::GP;
|
|
|
|
unsigned T9 = STI.isABI_N64() ? Mips::T9_64 : Mips::T9;
|
|
|
|
unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
|
|
|
|
unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
|
|
|
|
unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2011-05-24 04:16:59 +08:00
|
|
|
// First, compute final stack size.
|
|
|
|
unsigned RegSize = STI.isGP32bit() ? 4 : 8;
|
|
|
|
unsigned StackAlign = getStackAlignment();
|
|
|
|
unsigned LocalVarAreaOffset = MipsFI->needGPSaveRestore() ?
|
|
|
|
(MFI->getObjectOffset(MipsFI->getGPFI()) + RegSize) :
|
2011-05-26 01:52:48 +08:00
|
|
|
MipsFI->getMaxCallFrameSize();
|
2011-05-24 04:16:59 +08:00
|
|
|
unsigned StackSize = AlignOffset(LocalVarAreaOffset, StackAlign) +
|
|
|
|
AlignOffset(MFI->getStackSize(), StackAlign);
|
|
|
|
|
|
|
|
// Update stack size
|
|
|
|
MFI->setStackSize(StackSize);
|
|
|
|
|
2010-11-15 08:06:54 +08:00
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::NOREORDER));
|
2011-11-16 02:44:44 +08:00
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::NOMACRO));
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2011-11-11 12:00:29 +08:00
|
|
|
// Emit instructions that set $gp using the the value of $t9.
|
|
|
|
// O32 uses the directive .cpload while N32/64 requires three instructions to
|
|
|
|
// do this.
|
|
|
|
// TODO: Do not emit these instructions if no instructions use $gp.
|
2010-11-15 08:06:54 +08:00
|
|
|
if (isPIC && STI.isABI_O32())
|
2011-11-16 02:44:44 +08:00
|
|
|
BuildMI(MBB, llvm::prior(MBBI), dl, TII.get(Mips::CPLOAD))
|
2010-11-15 08:06:54 +08:00
|
|
|
.addReg(RegInfo->getPICCallReg());
|
2011-11-11 12:00:29 +08:00
|
|
|
else if (STI.isABI_N64() || (isPIC && STI.isABI_N32())) {
|
|
|
|
// lui $28,%hi(%neg(%gp_rel(fname)))
|
|
|
|
// addu $28,$28,$25
|
|
|
|
// addiu $28,$28,%lo(%neg(%gp_rel(fname)))
|
|
|
|
const GlobalValue *FName = MF.getFunction();
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(LUi), GP)
|
|
|
|
.addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(ADDu), GP).addReg(GP).addReg(T9);
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(ADDiu), GP).addReg(GP)
|
|
|
|
.addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
|
|
|
|
}
|
|
|
|
|
2011-05-21 10:29:26 +08:00
|
|
|
// No need to allocate space on the stack.
|
|
|
|
if (StackSize == 0 && !MFI->adjustsStack()) return;
|
|
|
|
|
2011-06-07 10:17:21 +08:00
|
|
|
MachineModuleInfo &MMI = MF.getMMI();
|
|
|
|
std::vector<MachineMove> &Moves = MMI.getFrameMoves();
|
|
|
|
MachineLocation DstML, SrcML;
|
|
|
|
|
2010-11-15 08:06:54 +08:00
|
|
|
// Adjust stack : addi sp, sp, (-imm)
|
2011-03-05 04:48:08 +08:00
|
|
|
ATUsed = expandRegLargeImmPair(Mips::SP, -StackSize, NewReg, NewImm, MBB,
|
2011-04-08 04:25:10 +08:00
|
|
|
MBBI);
|
2010-11-15 08:06:54 +08:00
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::ADDiu), Mips::SP)
|
2011-03-05 04:48:08 +08:00
|
|
|
.addReg(NewReg).addImm(NewImm);
|
|
|
|
|
|
|
|
// FIXME: change this when mips goes MC".
|
|
|
|
if (ATUsed)
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::ATMACRO));
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2011-06-07 10:17:21 +08:00
|
|
|
// emit ".cfi_def_cfa_offset StackSize"
|
|
|
|
MCSymbol *AdjustSPLabel = MMI.getContext().CreateTempSymbol();
|
|
|
|
BuildMI(MBB, MBBI, dl,
|
|
|
|
TII.get(TargetOpcode::PROLOG_LABEL)).addSym(AdjustSPLabel);
|
|
|
|
DstML = MachineLocation(MachineLocation::VirtualFP);
|
|
|
|
SrcML = MachineLocation(MachineLocation::VirtualFP, -StackSize);
|
|
|
|
Moves.push_back(MachineMove(AdjustSPLabel, DstML, SrcML));
|
|
|
|
|
2011-05-27 02:59:03 +08:00
|
|
|
const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
|
2011-06-07 10:17:21 +08:00
|
|
|
|
|
|
|
if (CSI.size()) {
|
2011-06-08 02:58:42 +08:00
|
|
|
// Find the instruction past the last instruction that saves a callee-saved
|
|
|
|
// register to the stack.
|
2011-06-07 10:17:21 +08:00
|
|
|
for (unsigned i = 0; i < CSI.size(); ++i)
|
|
|
|
++MBBI;
|
2011-05-21 10:29:26 +08:00
|
|
|
|
2011-06-08 02:58:42 +08:00
|
|
|
// Iterate over list of callee-saved registers and emit .cfi_offset
|
|
|
|
// directives.
|
2011-06-07 10:17:21 +08:00
|
|
|
MCSymbol *CSLabel = MMI.getContext().CreateTempSymbol();
|
|
|
|
BuildMI(MBB, MBBI, dl,
|
|
|
|
TII.get(TargetOpcode::PROLOG_LABEL)).addSym(CSLabel);
|
|
|
|
|
|
|
|
for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
|
|
|
|
E = CSI.end(); I != E; ++I) {
|
|
|
|
int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
|
|
|
|
unsigned Reg = I->getReg();
|
|
|
|
|
|
|
|
// If Reg is a double precision register, emit two cfa_offsets,
|
|
|
|
// one for each of the paired single precision registers.
|
|
|
|
if (Mips::AFGR64RegisterClass->contains(Reg)) {
|
|
|
|
const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
|
|
|
|
MachineLocation DstML0(MachineLocation::VirtualFP, Offset);
|
|
|
|
MachineLocation DstML1(MachineLocation::VirtualFP, Offset + 4);
|
|
|
|
MachineLocation SrcML0(*SubRegs);
|
|
|
|
MachineLocation SrcML1(*(SubRegs + 1));
|
|
|
|
|
|
|
|
if (!STI.isLittle())
|
|
|
|
std::swap(SrcML0, SrcML1);
|
|
|
|
|
|
|
|
Moves.push_back(MachineMove(CSLabel, DstML0, SrcML0));
|
|
|
|
Moves.push_back(MachineMove(CSLabel, DstML1, SrcML1));
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
// Reg is either in CPURegs or FGR32.
|
|
|
|
DstML = MachineLocation(MachineLocation::VirtualFP, Offset);
|
|
|
|
SrcML = MachineLocation(Reg);
|
|
|
|
Moves.push_back(MachineMove(CSLabel, DstML, SrcML));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-05-27 02:59:03 +08:00
|
|
|
// if framepointer enabled, set it to point to the stack pointer.
|
2011-06-07 10:17:21 +08:00
|
|
|
if (hasFP(MF)) {
|
2011-05-21 10:29:26 +08:00
|
|
|
// Insert instruction "move $fp, $sp" at this location.
|
2010-11-15 08:06:54 +08:00
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::ADDu), Mips::FP)
|
|
|
|
.addReg(Mips::SP).addReg(Mips::ZERO);
|
|
|
|
|
2011-06-07 10:17:21 +08:00
|
|
|
// emit ".cfi_def_cfa_register $fp"
|
|
|
|
MCSymbol *SetFPLabel = MMI.getContext().CreateTempSymbol();
|
|
|
|
BuildMI(MBB, MBBI, dl,
|
|
|
|
TII.get(TargetOpcode::PROLOG_LABEL)).addSym(SetFPLabel);
|
|
|
|
DstML = MachineLocation(Mips::FP);
|
|
|
|
SrcML = MachineLocation(MachineLocation::VirtualFP);
|
|
|
|
Moves.push_back(MachineMove(SetFPLabel, DstML, SrcML));
|
|
|
|
}
|
|
|
|
|
2010-11-15 08:06:54 +08:00
|
|
|
// Restore GP from the saved stack location
|
2011-08-12 06:42:31 +08:00
|
|
|
if (MipsFI->needGPSaveRestore()) {
|
|
|
|
unsigned Offset = MFI->getObjectOffset(MipsFI->getGPFI());
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::CPRESTORE)).addImm(Offset);
|
|
|
|
|
|
|
|
if (Offset >= 0x8000) {
|
|
|
|
BuildMI(MBB, llvm::prior(MBBI), dl, TII.get(Mips::MACRO));
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::NOMACRO));
|
|
|
|
}
|
|
|
|
}
|
2010-11-15 08:06:54 +08:00
|
|
|
}
|
|
|
|
|
2011-01-10 20:39:04 +08:00
|
|
|
void MipsFrameLowering::emitEpilogue(MachineFunction &MF,
|
2010-11-15 08:06:54 +08:00
|
|
|
MachineBasicBlock &MBB) const {
|
2011-01-14 05:28:52 +08:00
|
|
|
MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
|
2010-11-15 08:06:54 +08:00
|
|
|
MachineFrameInfo *MFI = MF.getFrameInfo();
|
|
|
|
const MipsInstrInfo &TII =
|
|
|
|
*static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
|
|
|
|
DebugLoc dl = MBBI->getDebugLoc();
|
|
|
|
|
|
|
|
// Get the number of bytes from FrameInfo
|
2011-05-21 10:29:26 +08:00
|
|
|
unsigned StackSize = MFI->getStackSize();
|
2010-11-15 08:06:54 +08:00
|
|
|
|
2011-03-05 04:48:08 +08:00
|
|
|
unsigned NewReg = 0;
|
|
|
|
int NewImm = 0;
|
2011-03-05 05:38:47 +08:00
|
|
|
bool ATUsed = false;
|
2011-03-05 04:48:08 +08:00
|
|
|
|
2011-05-21 02:39:33 +08:00
|
|
|
// if framepointer enabled, restore the stack pointer.
|
2011-05-21 10:29:26 +08:00
|
|
|
if (hasFP(MF)) {
|
|
|
|
// Find the first instruction that restores a callee-saved register.
|
|
|
|
MachineBasicBlock::iterator I = MBBI;
|
|
|
|
|
|
|
|
for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i)
|
|
|
|
--I;
|
|
|
|
|
|
|
|
// Insert instruction "move $sp, $fp" at this location.
|
|
|
|
BuildMI(MBB, I, dl, TII.get(Mips::ADDu), Mips::SP)
|
2010-11-15 08:06:54 +08:00
|
|
|
.addReg(Mips::FP).addReg(Mips::ZERO);
|
2011-05-21 10:29:26 +08:00
|
|
|
}
|
2010-11-15 08:06:54 +08:00
|
|
|
|
|
|
|
// adjust stack : insert addi sp, sp, (imm)
|
2011-05-21 10:29:26 +08:00
|
|
|
if (StackSize) {
|
|
|
|
ATUsed = expandRegLargeImmPair(Mips::SP, StackSize, NewReg, NewImm, MBB,
|
2011-04-08 04:23:26 +08:00
|
|
|
MBBI);
|
2010-11-15 08:06:54 +08:00
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::ADDiu), Mips::SP)
|
2011-03-05 04:48:08 +08:00
|
|
|
.addReg(NewReg).addImm(NewImm);
|
|
|
|
|
|
|
|
// FIXME: change this when mips goes MC".
|
|
|
|
if (ATUsed)
|
|
|
|
BuildMI(MBB, MBBI, dl, TII.get(Mips::ATMACRO));
|
2010-11-15 08:06:54 +08:00
|
|
|
}
|
|
|
|
}
|
2011-01-19 03:50:18 +08:00
|
|
|
|
2011-05-21 02:39:33 +08:00
|
|
|
void MipsFrameLowering::
|
|
|
|
processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
|
|
|
|
RegScavenger *RS) const {
|
|
|
|
MachineRegisterInfo& MRI = MF.getRegInfo();
|
|
|
|
|
|
|
|
// FIXME: remove this code if register allocator can correctly mark
|
|
|
|
// $fp and $ra used or unused.
|
|
|
|
|
|
|
|
// Mark $fp and $ra as used or unused.
|
|
|
|
if (hasFP(MF))
|
|
|
|
MRI.setPhysRegUsed(Mips::FP);
|
|
|
|
|
|
|
|
// The register allocator might determine $ra is used after seeing
|
|
|
|
// instruction "jr $ra", but we do not want PrologEpilogInserter to insert
|
|
|
|
// instructions to save/restore $ra unless there is a function call.
|
|
|
|
// To correct this, $ra is explicitly marked unused if there is no
|
|
|
|
// function call.
|
2011-05-27 04:30:31 +08:00
|
|
|
if (MF.getFrameInfo()->hasCalls())
|
2011-05-21 02:39:33 +08:00
|
|
|
MRI.setPhysRegUsed(Mips::RA);
|
|
|
|
else
|
|
|
|
MRI.setPhysRegUnused(Mips::RA);
|
|
|
|
}
|