2017-01-25 06:02:15 +08:00
|
|
|
; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -strict-whitespace -check-prefix=SI -check-prefix=GCN %s
|
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -strict-whitespace -check-prefix=VI -check-prefix=GCN %s
|
2014-08-03 13:27:14 +08:00
|
|
|
|
|
|
|
; Make sure there isn't an extra space between the instruction name and first operands.
|
|
|
|
|
2015-02-11 22:26:46 +08:00
|
|
|
; GCN-LABEL: {{^}}add_f32:
|
2014-11-05 22:50:53 +08:00
|
|
|
; SI-DAG: s_load_dword [[SREGA:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xb
|
|
|
|
; SI-DAG: s_load_dword [[SREGB:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xc
|
2015-02-11 22:26:46 +08:00
|
|
|
; VI-DAG: s_load_dword [[SREGA:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0x2c
|
|
|
|
; VI-DAG: s_load_dword [[SREGB:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0x30
|
|
|
|
; GCN: v_mov_b32_e32 [[VREGB:v[0-9]+]], [[SREGB]]
|
|
|
|
; GCN: v_add_f32_e32 [[RESULT:v[0-9]+]], [[SREGA]], [[VREGB]]
|
|
|
|
; GCN: buffer_store_dword [[RESULT]],
|
2014-08-03 13:27:14 +08:00
|
|
|
define void @add_f32(float addrspace(1)* %out, float %a, float %b) {
|
|
|
|
%result = fadd float %a, %b
|
|
|
|
store float %result, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|