2015-01-07 02:00:21 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s
|
2015-01-28 01:27:15 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
|
2013-09-12 10:55:14 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}test1:
|
2014-11-05 22:50:53 +08:00
|
|
|
;CHECK: tbuffer_store_format_xyzw {{v\[[0-9]+:[0-9]+\]}}, 0x20, -1, 0, -1, 0, 14, 4, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}}, -1, 0, 0
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_vs void @test1(i32 %a1, i32 %vaddr) {
|
2013-09-12 10:55:14 +08:00
|
|
|
%vdata = insertelement <4 x i32> undef, i32 %a1, i32 0
|
|
|
|
call void @llvm.SI.tbuffer.store.v4i32(<16 x i8> undef, <4 x i32> %vdata,
|
|
|
|
i32 4, i32 %vaddr, i32 0, i32 32, i32 14, i32 4, i32 1, i32 0, i32 1,
|
|
|
|
i32 1, i32 0)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}test2:
|
2014-11-05 22:50:53 +08:00
|
|
|
;CHECK: tbuffer_store_format_xyz {{v\[[0-9]+:[0-9]+\]}}, 0x18, -1, 0, -1, 0, 13, 4, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}}, -1, 0, 0
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_vs void @test2(i32 %a1, i32 %vaddr) {
|
2013-09-12 10:55:14 +08:00
|
|
|
%vdata = insertelement <4 x i32> undef, i32 %a1, i32 0
|
|
|
|
call void @llvm.SI.tbuffer.store.v4i32(<16 x i8> undef, <4 x i32> %vdata,
|
|
|
|
i32 3, i32 %vaddr, i32 0, i32 24, i32 13, i32 4, i32 1, i32 0, i32 1,
|
|
|
|
i32 1, i32 0)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}test3:
|
2014-11-05 22:50:53 +08:00
|
|
|
;CHECK: tbuffer_store_format_xy {{v\[[0-9]+:[0-9]+\]}}, 0x10, -1, 0, -1, 0, 11, 4, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}}, -1, 0, 0
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_vs void @test3(i32 %a1, i32 %vaddr) {
|
2013-09-12 10:55:14 +08:00
|
|
|
%vdata = insertelement <2 x i32> undef, i32 %a1, i32 0
|
|
|
|
call void @llvm.SI.tbuffer.store.v2i32(<16 x i8> undef, <2 x i32> %vdata,
|
|
|
|
i32 2, i32 %vaddr, i32 0, i32 16, i32 11, i32 4, i32 1, i32 0, i32 1,
|
|
|
|
i32 1, i32 0)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}test4:
|
2014-11-05 22:50:53 +08:00
|
|
|
;CHECK: tbuffer_store_format_x {{v[0-9]+}}, 0x8, -1, 0, -1, 0, 4, 4, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}}, -1, 0, 0
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_vs void @test4(i32 %vdata, i32 %vaddr) {
|
2013-09-12 10:55:14 +08:00
|
|
|
call void @llvm.SI.tbuffer.store.i32(<16 x i8> undef, i32 %vdata,
|
|
|
|
i32 1, i32 %vaddr, i32 0, i32 8, i32 4, i32 4, i32 1, i32 0, i32 1,
|
|
|
|
i32 1, i32 0)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
declare void @llvm.SI.tbuffer.store.i32(<16 x i8>, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32)
|
|
|
|
declare void @llvm.SI.tbuffer.store.v2i32(<16 x i8>, <2 x i32>, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32)
|
|
|
|
declare void @llvm.SI.tbuffer.store.v4i32(<16 x i8>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32)
|