2017-01-25 06:02:15 +08:00
|
|
|
; RUN: llc -march=amdgcn -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s
|
2015-01-28 01:27:15 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s
|
2013-11-14 15:57:29 +08:00
|
|
|
|
|
|
|
; Copy VGPR -> SGPR used twice as an instruction operand, which is then
|
|
|
|
; used in an REG_SEQUENCE that also needs to be handled.
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; SI-LABEL: {{^}}test_dup_operands:
|
2014-11-05 22:50:53 +08:00
|
|
|
; SI: v_add_i32_e32
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @test_dup_operands(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %in) {
|
2015-02-28 05:17:42 +08:00
|
|
|
%a = load <2 x i32>, <2 x i32> addrspace(1)* %in
|
2013-11-14 15:57:29 +08:00
|
|
|
%lo = extractelement <2 x i32> %a, i32 0
|
|
|
|
%hi = extractelement <2 x i32> %a, i32 1
|
|
|
|
%add = add i32 %lo, %lo
|
|
|
|
%vec0 = insertelement <2 x i32> undef, i32 %add, i32 0
|
|
|
|
%vec1 = insertelement <2 x i32> %vec0, i32 %hi, i32 1
|
|
|
|
store <2 x i32> %vec1, <2 x i32> addrspace(1)* %out, align 8
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|