2017-09-17 22:36:28 +08:00
|
|
|
//===-- RISCVDisassembler.cpp - Disassembler for RISCV --------------------===//
|
|
|
|
//
|
2019-01-19 16:50:56 +08:00
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
2017-09-17 22:36:28 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the RISCVDisassembler class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "MCTargetDesc/RISCVMCTargetDesc.h"
|
2019-05-15 08:24:15 +08:00
|
|
|
#include "TargetInfo/RISCVTargetInfo.h"
|
[RISCV] Support named operands for CSR instructions.
Reviewers: asb, mgrang
Reviewed By: asb
Subscribers: jocewei, mgorny, jfb, PkmX, MartinMosbeck, brucehoult, the_o, rkruppe, rogfer01, rbar, johnrusso, simoncook, jordy.potman.lists, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones
Differential Revision: https://reviews.llvm.org/D46759
llvm-svn: 343822
2018-10-05 05:50:54 +08:00
|
|
|
#include "Utils/RISCVBaseInfo.h"
|
2019-08-16 22:27:50 +08:00
|
|
|
#include "llvm/CodeGen/Register.h"
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "llvm/MC/MCContext.h"
|
|
|
|
#include "llvm/MC/MCDisassembler/MCDisassembler.h"
|
|
|
|
#include "llvm/MC/MCFixedLenDisassembler.h"
|
|
|
|
#include "llvm/MC/MCInst.h"
|
|
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
|
|
|
#include "llvm/MC/MCSubtargetInfo.h"
|
|
|
|
#include "llvm/Support/Endian.h"
|
|
|
|
#include "llvm/Support/TargetRegistry.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "riscv-disassembler"
|
|
|
|
|
|
|
|
typedef MCDisassembler::DecodeStatus DecodeStatus;
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class RISCVDisassembler : public MCDisassembler {
|
|
|
|
|
|
|
|
public:
|
|
|
|
RISCVDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx)
|
|
|
|
: MCDisassembler(STI, Ctx) {}
|
|
|
|
|
|
|
|
DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
|
|
|
|
ArrayRef<uint8_t> Bytes, uint64_t Address,
|
|
|
|
raw_ostream &VStream,
|
|
|
|
raw_ostream &CStream) const override;
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
static MCDisassembler *createRISCVDisassembler(const Target &T,
|
|
|
|
const MCSubtargetInfo &STI,
|
|
|
|
MCContext &Ctx) {
|
|
|
|
return new RISCVDisassembler(STI, Ctx);
|
|
|
|
}
|
|
|
|
|
2019-06-11 11:21:13 +08:00
|
|
|
extern "C" void LLVMInitializeRISCVDisassembler() {
|
2017-09-17 22:36:28 +08:00
|
|
|
// Register the disassembler for each target.
|
|
|
|
TargetRegistry::RegisterMCDisassembler(getTheRISCV32Target(),
|
|
|
|
createRISCVDisassembler);
|
|
|
|
TargetRegistry::RegisterMCDisassembler(getTheRISCV64Target(),
|
|
|
|
createRISCVDisassembler);
|
|
|
|
}
|
|
|
|
|
2019-08-16 22:27:50 +08:00
|
|
|
static const Register GPRDecoderTable[] = {
|
2017-10-19 22:29:03 +08:00
|
|
|
RISCV::X0, RISCV::X1, RISCV::X2, RISCV::X3,
|
|
|
|
RISCV::X4, RISCV::X5, RISCV::X6, RISCV::X7,
|
|
|
|
RISCV::X8, RISCV::X9, RISCV::X10, RISCV::X11,
|
|
|
|
RISCV::X12, RISCV::X13, RISCV::X14, RISCV::X15,
|
|
|
|
RISCV::X16, RISCV::X17, RISCV::X18, RISCV::X19,
|
|
|
|
RISCV::X20, RISCV::X21, RISCV::X22, RISCV::X23,
|
|
|
|
RISCV::X24, RISCV::X25, RISCV::X26, RISCV::X27,
|
|
|
|
RISCV::X28, RISCV::X29, RISCV::X30, RISCV::X31
|
2017-09-17 22:36:28 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-03-22 19:21:40 +08:00
|
|
|
const FeatureBitset &FeatureBits =
|
|
|
|
static_cast<const MCDisassembler *>(Decoder)
|
|
|
|
->getSubtargetInfo()
|
|
|
|
.getFeatureBits();
|
|
|
|
bool IsRV32E = FeatureBits[RISCV::FeatureRV32E];
|
|
|
|
|
|
|
|
if (RegNo > array_lengthof(GPRDecoderTable) || (IsRV32E && RegNo > 15))
|
2017-12-13 17:32:55 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
// We must define our own mapping from RegNo to register identifier.
|
|
|
|
// Accessing index RegNo in the register class will work in the case that
|
|
|
|
// registers were added in ascending order, but not in general.
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = GPRDecoderTable[RegNo];
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|
|
|
|
|
2019-08-16 22:27:50 +08:00
|
|
|
static const Register FPR32DecoderTable[] = {
|
2017-12-07 18:26:05 +08:00
|
|
|
RISCV::F0_32, RISCV::F1_32, RISCV::F2_32, RISCV::F3_32,
|
|
|
|
RISCV::F4_32, RISCV::F5_32, RISCV::F6_32, RISCV::F7_32,
|
|
|
|
RISCV::F8_32, RISCV::F9_32, RISCV::F10_32, RISCV::F11_32,
|
|
|
|
RISCV::F12_32, RISCV::F13_32, RISCV::F14_32, RISCV::F15_32,
|
|
|
|
RISCV::F16_32, RISCV::F17_32, RISCV::F18_32, RISCV::F19_32,
|
|
|
|
RISCV::F20_32, RISCV::F21_32, RISCV::F22_32, RISCV::F23_32,
|
|
|
|
RISCV::F24_32, RISCV::F25_32, RISCV::F26_32, RISCV::F27_32,
|
|
|
|
RISCV::F28_32, RISCV::F29_32, RISCV::F30_32, RISCV::F31_32
|
|
|
|
};
|
|
|
|
|
|
|
|
static DecodeStatus DecodeFPR32RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-03-13 17:22:57 +08:00
|
|
|
if (RegNo > array_lengthof(FPR32DecoderTable))
|
2017-12-07 18:26:05 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
// We must define our own mapping from RegNo to register identifier.
|
|
|
|
// Accessing index RegNo in the register class will work in the case that
|
|
|
|
// registers were added in ascending order, but not in general.
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = FPR32DecoderTable[RegNo];
|
2017-12-07 18:26:05 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
static DecodeStatus DecodeFPR32CRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo > 8) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = FPR32DecoderTable[RegNo + 8];
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2019-08-16 22:27:50 +08:00
|
|
|
static const Register FPR64DecoderTable[] = {
|
2017-12-07 18:46:23 +08:00
|
|
|
RISCV::F0_64, RISCV::F1_64, RISCV::F2_64, RISCV::F3_64,
|
|
|
|
RISCV::F4_64, RISCV::F5_64, RISCV::F6_64, RISCV::F7_64,
|
|
|
|
RISCV::F8_64, RISCV::F9_64, RISCV::F10_64, RISCV::F11_64,
|
|
|
|
RISCV::F12_64, RISCV::F13_64, RISCV::F14_64, RISCV::F15_64,
|
|
|
|
RISCV::F16_64, RISCV::F17_64, RISCV::F18_64, RISCV::F19_64,
|
|
|
|
RISCV::F20_64, RISCV::F21_64, RISCV::F22_64, RISCV::F23_64,
|
|
|
|
RISCV::F24_64, RISCV::F25_64, RISCV::F26_64, RISCV::F27_64,
|
|
|
|
RISCV::F28_64, RISCV::F29_64, RISCV::F30_64, RISCV::F31_64
|
|
|
|
};
|
|
|
|
|
|
|
|
static DecodeStatus DecodeFPR64RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-03-13 17:22:57 +08:00
|
|
|
if (RegNo > array_lengthof(FPR64DecoderTable))
|
2017-12-07 18:46:23 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
// We must define our own mapping from RegNo to register identifier.
|
|
|
|
// Accessing index RegNo in the register class will work in the case that
|
|
|
|
// registers were added in ascending order, but not in general.
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = FPR64DecoderTable[RegNo];
|
2017-12-07 18:46:23 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
static DecodeStatus DecodeFPR64CRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo > 8) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = FPR64DecoderTable[RegNo + 8];
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-07 20:50:32 +08:00
|
|
|
static DecodeStatus DecodeGPRNoX0RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2017-12-13 17:32:55 +08:00
|
|
|
if (RegNo == 0) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
|
|
|
|
|
|
|
return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRNoX0X2RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo == 2) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
return DecodeGPRNoX0RegisterClass(Inst, RegNo, Address, Decoder);
|
2017-12-07 20:50:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo > 8)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2019-08-16 22:27:50 +08:00
|
|
|
Register Reg = GPRDecoderTable[RegNo + 8];
|
2017-12-07 20:50:32 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Add implied SP operand for instructions *SP compressed instructions. The SP
|
|
|
|
// operand isn't explicitly encoded in the instruction.
|
|
|
|
static void addImplySP(MCInst &Inst, int64_t Address, const void *Decoder) {
|
2017-12-13 17:57:25 +08:00
|
|
|
if (Inst.getOpcode() == RISCV::C_LWSP || Inst.getOpcode() == RISCV::C_SWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_LDSP || Inst.getOpcode() == RISCV::C_SDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FLWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FSWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FLDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FSDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_ADDI4SPN) {
|
2017-12-13 17:32:55 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
|
|
|
}
|
2017-12-13 17:57:25 +08:00
|
|
|
if (Inst.getOpcode() == RISCV::C_ADDI16SP) {
|
2017-12-13 17:32:55 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
2017-12-07 20:50:32 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address, const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
2017-12-07 20:50:32 +08:00
|
|
|
addImplySP(Inst, Address, Decoder);
|
2017-09-17 22:36:28 +08:00
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
[RISCV] Fix decoding of invalid instruction with C extension enabled.
Summary:
The illegal instruction 0x00 0x00 is being wrongly decoded as
c.addi4spn with 0 immediate.
The invalid instruction 0x01 0x61 is being wrongly decoded as
c.addi16sp with 0 immediate.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51815
llvm-svn: 342159
2018-09-14 02:21:19 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeUImmNonZeroOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (Imm == 0)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
return decodeUImmOperand<N>(Inst, Imm, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address, const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
2017-12-13 17:32:55 +08:00
|
|
|
addImplySP(Inst, Address, Decoder);
|
2017-09-17 22:36:28 +08:00
|
|
|
// Sign-extend the number in the bottom N bits of Imm
|
|
|
|
Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm)));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
template <unsigned N>
|
[RISCV] Fix decoding of invalid instruction with C extension enabled.
Summary:
The illegal instruction 0x00 0x00 is being wrongly decoded as
c.addi4spn with 0 immediate.
The invalid instruction 0x01 0x61 is being wrongly decoded as
c.addi16sp with 0 immediate.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51815
llvm-svn: 342159
2018-09-14 02:21:19 +08:00
|
|
|
static DecodeStatus decodeSImmNonZeroOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (Imm == 0)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
return decodeSImmOperand<N>(Inst, Imm, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
|
|
|
template <unsigned N>
|
2017-09-17 22:36:28 +08:00
|
|
|
static DecodeStatus decodeSImmOperandAndLsl1(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
|
|
|
// Sign-extend the number in the bottom N bits of Imm after accounting for
|
|
|
|
// the fact that the N bit immediate is stored in N-1 bits (the LSB is
|
|
|
|
// always zero)
|
|
|
|
Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm << 1)));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2018-02-22 23:02:28 +08:00
|
|
|
static DecodeStatus decodeCLUIImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<6>(Imm) && "Invalid immediate");
|
|
|
|
if (Imm > 31) {
|
|
|
|
Imm = (SignExtend64<6>(Imm) & 0xfffff);
|
|
|
|
}
|
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
[RISCV] Fix crash in decoding instruction with unknown floating point rounding mode
Summary:
Instead of crashing in printFRMArg, decode and warn about invalid instruction.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51705
llvm-svn: 341691
2018-09-08 02:43:43 +08:00
|
|
|
static DecodeStatus decodeFRMArg(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<3>(Imm) && "Invalid immediate");
|
|
|
|
if (!llvm::RISCVFPRndMode::isValidRoundingMode(Imm))
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2019-08-21 22:00:58 +08:00
|
|
|
static DecodeStatus decodeRVCInstrSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1UImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1Rs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder);
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "RISCVGenDisassemblerTables.inc"
|
|
|
|
|
2019-08-21 22:00:58 +08:00
|
|
|
static DecodeStatus decodeRVCInstrSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder) {
|
|
|
|
uint64_t SImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
|
|
|
assert(decodeSImmOperand<6>(Inst, SImm6, Address, Decoder) ==
|
|
|
|
MCDisassembler::Success && "Invalid immediate");
|
2019-08-22 04:42:37 +08:00
|
|
|
(void)SImm6;
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
DecodeGPRRegisterClass(Inst, 0, Address, Decoder);
|
|
|
|
uint64_t SImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
|
|
|
assert(decodeSImmOperand<6>(Inst, SImm6, Address, Decoder) ==
|
|
|
|
MCDisassembler::Success && "Invalid immediate");
|
2019-08-22 04:42:37 +08:00
|
|
|
(void)SImm6;
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1UImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
DecodeGPRRegisterClass(Inst, 0, Address, Decoder);
|
|
|
|
Inst.addOperand(Inst.getOperand(0));
|
|
|
|
uint64_t UImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
|
|
|
assert(decodeUImmOperand<6>(Inst, UImm6, Address, Decoder) ==
|
|
|
|
MCDisassembler::Success && "Invalid immediate");
|
2019-08-22 04:42:37 +08:00
|
|
|
(void)UImm6;
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder) {
|
|
|
|
unsigned Rd = fieldFromInstruction(Insn, 7, 5);
|
|
|
|
unsigned Rs2 = fieldFromInstruction(Insn, 2, 5);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rd, Address, Decoder);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rs2, Address, Decoder);
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1Rs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
unsigned Rd = fieldFromInstruction(Insn, 7, 5);
|
|
|
|
unsigned Rs2 = fieldFromInstruction(Insn, 2, 5);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rd, Address, Decoder);
|
|
|
|
Inst.addOperand(Inst.getOperand(0));
|
|
|
|
DecodeGPRRegisterClass(Inst, Rs2, Address, Decoder);
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
DecodeStatus RISCVDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
|
|
|
|
ArrayRef<uint8_t> Bytes,
|
|
|
|
uint64_t Address,
|
|
|
|
raw_ostream &OS,
|
|
|
|
raw_ostream &CS) const {
|
2017-12-07 20:50:32 +08:00
|
|
|
// TODO: This will need modification when supporting instruction set
|
|
|
|
// extensions with instructions > 32-bits (up to 176 bits wide).
|
|
|
|
uint32_t Insn;
|
|
|
|
DecodeStatus Result;
|
|
|
|
|
|
|
|
// It's a 32 bit instruction if bit 0 and 1 are 1.
|
|
|
|
if ((Bytes[0] & 0x3) == 0x3) {
|
[RISCV] Fix AddressSanitizer heap-buffer-overflow in disassembling
Summary:
RISCVDisassembler should check number of bytes available before reading them.
Crash noticed when enabling -DLLVM_USE_SANITIZER=Address.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51708
llvm-svn: 341686
2018-09-08 02:23:19 +08:00
|
|
|
if (Bytes.size() < 4) {
|
|
|
|
Size = 0;
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
Insn = support::endian::read32le(Bytes.data());
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "Trying RISCV32 table :\n");
|
2017-12-07 20:50:32 +08:00
|
|
|
Result = decodeInstruction(DecoderTable32, MI, Insn, Address, this, STI);
|
|
|
|
Size = 4;
|
|
|
|
} else {
|
[RISCV] Fix AddressSanitizer heap-buffer-overflow in disassembling
Summary:
RISCVDisassembler should check number of bytes available before reading them.
Crash noticed when enabling -DLLVM_USE_SANITIZER=Address.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51708
llvm-svn: 341686
2018-09-08 02:23:19 +08:00
|
|
|
if (Bytes.size() < 2) {
|
|
|
|
Size = 0;
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
Insn = support::endian::read16le(Bytes.data());
|
2017-12-13 17:32:55 +08:00
|
|
|
|
|
|
|
if (!STI.getFeatureBits()[RISCV::Feature64Bit]) {
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(
|
|
|
|
dbgs() << "Trying RISCV32Only_16 table (16-bit Instruction):\n");
|
2017-12-13 17:32:55 +08:00
|
|
|
// Calling the auto-generated decoder function.
|
|
|
|
Result = decodeInstruction(DecoderTableRISCV32Only_16, MI, Insn, Address,
|
|
|
|
this, STI);
|
|
|
|
if (Result != MCDisassembler::Fail) {
|
|
|
|
Size = 2;
|
|
|
|
return Result;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "Trying RISCV_C table (16-bit Instruction):\n");
|
2017-12-07 20:50:32 +08:00
|
|
|
// Calling the auto-generated decoder function.
|
|
|
|
Result = decodeInstruction(DecoderTable16, MI, Insn, Address, this, STI);
|
|
|
|
Size = 2;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|
|
|
|
|
2017-12-07 20:50:32 +08:00
|
|
|
return Result;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|