2017-08-02 08:28:10 +08:00
|
|
|
; RUN: llc -mtriple=i686-- -mcpu=i486 -o - %s | FileCheck %s
|
2013-09-22 16:21:56 +08:00
|
|
|
|
|
|
|
; Main test here was that ISelDAG could cope with a MachineNode in the chain
|
|
|
|
; from the first load to the "X86ISD::SUB". Previously it thought that meant no
|
|
|
|
; cycle could be formed so it tried to use "sub (%eax), [[RHS]]".
|
|
|
|
|
|
|
|
define void @gst_atomic_queue_push(i32* %addr) {
|
|
|
|
; CHECK-LABEL: gst_atomic_queue_push:
|
|
|
|
; CHECK: movl (%eax), [[LHS:%e[a-z]+]]
|
2015-05-27 02:35:10 +08:00
|
|
|
; CHECK: lock orl
|
2013-09-22 16:21:56 +08:00
|
|
|
; CHECK: movl (%eax), [[RHS:%e[a-z]+]]
|
|
|
|
; CHECK: cmpl [[LHS]], [[RHS]]
|
|
|
|
|
|
|
|
entry:
|
|
|
|
br label %while.body
|
|
|
|
|
|
|
|
while.body:
|
2015-02-28 05:17:42 +08:00
|
|
|
%0 = load volatile i32, i32* %addr, align 4
|
2013-09-22 16:21:56 +08:00
|
|
|
fence seq_cst
|
2015-02-28 05:17:42 +08:00
|
|
|
%1 = load volatile i32, i32* %addr, align 4
|
2013-09-22 16:21:56 +08:00
|
|
|
%cmp = icmp sgt i32 %1, %0
|
|
|
|
br i1 %cmp, label %while.body, label %if.then
|
|
|
|
|
|
|
|
if.then:
|
|
|
|
ret void
|
2017-12-01 00:12:24 +08:00
|
|
|
}
|