2017-01-25 06:02:15 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s
|
2016-11-13 15:01:11 +08:00
|
|
|
|
2016-11-19 06:31:08 +08:00
|
|
|
declare i16 @llvm.amdgcn.frexp.exp.i16.f16(half %a)
|
2016-11-13 15:01:11 +08:00
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}frexp_exp_f16
|
|
|
|
; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
|
2016-11-19 06:31:08 +08:00
|
|
|
; VI: v_frexp_exp_i16_f16_e32 v[[R_I16:[0-9]+]], v[[A_F16]]
|
2016-11-13 15:01:11 +08:00
|
|
|
; GCN: buffer_store_short v[[R_I16]]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @frexp_exp_f16(
|
2016-11-13 15:01:11 +08:00
|
|
|
i16 addrspace(1)* %r,
|
|
|
|
half addrspace(1)* %a) {
|
|
|
|
entry:
|
|
|
|
%a.val = load half, half addrspace(1)* %a
|
2016-11-19 06:31:08 +08:00
|
|
|
%r.val = call i16 @llvm.amdgcn.frexp.exp.i16.f16(half %a.val)
|
|
|
|
store i16 %r.val, i16 addrspace(1)* %r
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}frexp_exp_f16_sext
|
|
|
|
; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
|
|
|
|
; VI: v_frexp_exp_i16_f16_e32 v[[R_I16:[0-9]+]], v[[A_F16]]
|
|
|
|
; VI: v_bfe_i32 v[[R_I32:[0-9]+]], v[[R_I16]], 0, 16{{$}}
|
|
|
|
; GCN: buffer_store_dword v[[R_I32]]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @frexp_exp_f16_sext(
|
2016-11-19 06:31:08 +08:00
|
|
|
i32 addrspace(1)* %r,
|
|
|
|
half addrspace(1)* %a) {
|
|
|
|
entry:
|
|
|
|
%a.val = load half, half addrspace(1)* %a
|
|
|
|
%r.val = call i16 @llvm.amdgcn.frexp.exp.i16.f16(half %a.val)
|
|
|
|
%r.val.sext = sext i16 %r.val to i32
|
|
|
|
store i32 %r.val.sext, i32 addrspace(1)* %r
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}frexp_exp_f16_zext
|
|
|
|
; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
|
|
|
|
; VI: v_frexp_exp_i16_f16_e32 v[[R_I16:[0-9]+]], v[[A_F16]]
|
|
|
|
; VI: v_and_b32_e32 v[[R_I32:[0-9]+]], 0xffff, v[[R_I16]]
|
|
|
|
; GCN: buffer_store_dword v[[R_I32]]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @frexp_exp_f16_zext(
|
2016-11-19 06:31:08 +08:00
|
|
|
i32 addrspace(1)* %r,
|
|
|
|
half addrspace(1)* %a) {
|
|
|
|
entry:
|
|
|
|
%a.val = load half, half addrspace(1)* %a
|
|
|
|
%r.val = call i16 @llvm.amdgcn.frexp.exp.i16.f16(half %a.val)
|
|
|
|
%r.val.zext = zext i16 %r.val to i32
|
|
|
|
store i32 %r.val.zext, i32 addrspace(1)* %r
|
2016-11-13 15:01:11 +08:00
|
|
|
ret void
|
|
|
|
}
|