2017-10-19 07:33:31 +08:00
|
|
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
|
2018-05-06 05:19:59 +08:00
|
|
|
# RUN: llc -mtriple=x86_64-linux-gnu -run-pass=instruction-select -verify-machineinstrs %s -o - | FileCheck %s --check-prefix=ALL
|
2017-05-18 19:10:56 +08:00
|
|
|
|
|
|
|
--- |
|
|
|
|
define <64 x i8> @test_add_v64i8(<64 x i8> %arg1, <64 x i8> %arg2) #0 {
|
|
|
|
%ret = add <64 x i8> %arg1, %arg2
|
|
|
|
ret <64 x i8> %ret
|
|
|
|
}
|
|
|
|
|
|
|
|
define <32 x i16> @test_add_v32i16(<32 x i16> %arg1, <32 x i16> %arg2) #0 {
|
|
|
|
%ret = add <32 x i16> %arg1, %arg2
|
|
|
|
ret <32 x i16> %ret
|
|
|
|
}
|
|
|
|
|
|
|
|
define <16 x i32> @test_add_v16i32(<16 x i32> %arg1, <16 x i32> %arg2) #1 {
|
|
|
|
%ret = add <16 x i32> %arg1, %arg2
|
|
|
|
ret <16 x i32> %ret
|
|
|
|
}
|
|
|
|
|
|
|
|
define <8 x i64> @test_add_v8i64(<8 x i64> %arg1, <8 x i64> %arg2) #1 {
|
|
|
|
%ret = add <8 x i64> %arg1, %arg2
|
|
|
|
ret <8 x i64> %ret
|
|
|
|
}
|
|
|
|
|
|
|
|
attributes #0 = { "target-features"="+avx512f,+avx512bw" }
|
|
|
|
attributes #1 = { "target-features"="+avx512f" }
|
|
|
|
...
|
|
|
|
---
|
|
|
|
name: test_add_v64i8
|
[Alignment] Use llvm::Align in MachineFunction and TargetLowering - fixes mir parsing
Summary:
This catches malformed mir files which specify alignment as log2 instead of pow2.
See https://reviews.llvm.org/D65945 for reference,
This is patch is part of a series to introduce an Alignment type.
See this thread for context: http://lists.llvm.org/pipermail/llvm-dev/2019-July/133851.html
See this patch for the introduction of the type: https://reviews.llvm.org/D64790
Reviewers: courbet
Subscribers: MatzeB, qcolombet, dschuff, arsenm, sdardis, nemanjai, jvesely, nhaehnle, hiraditya, kbarton, asb, rbar, johnrusso, simoncook, apazos, sabuasal, niosHD, jrtc27, MaskRay, zzheng, edward-jones, atanasyan, rogfer01, MartinMosbeck, brucehoult, the_o, PkmX, jocewei, jsji, Petar.Avramovic, asbirlea, s.egerton, pzheng, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D67433
llvm-svn: 371608
2019-09-11 19:16:48 +08:00
|
|
|
alignment: 16
|
2017-05-18 19:10:56 +08:00
|
|
|
legalized: true
|
|
|
|
regBankSelected: true
|
|
|
|
registers:
|
|
|
|
- { id: 0, class: vecr }
|
|
|
|
- { id: 1, class: vecr }
|
|
|
|
- { id: 2, class: vecr }
|
|
|
|
body: |
|
|
|
|
bb.1 (%ir-block.0):
|
2018-02-01 06:04:26 +08:00
|
|
|
liveins: $zmm0, $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
|
2017-10-19 07:33:31 +08:00
|
|
|
; ALL-LABEL: name: test_add_v64i8
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: [[COPY:%[0-9]+]]:vr512 = COPY $zmm0
|
|
|
|
; ALL: [[COPY1:%[0-9]+]]:vr512 = COPY $zmm1
|
2017-10-25 02:04:54 +08:00
|
|
|
; ALL: [[VPADDBZrr:%[0-9]+]]:vr512 = VPADDBZrr [[COPY]], [[COPY1]]
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: $zmm0 = COPY [[VPADDBZrr]]
|
|
|
|
; ALL: RET 0, implicit $zmm0
|
|
|
|
%0(<64 x s8>) = COPY $zmm0
|
|
|
|
%1(<64 x s8>) = COPY $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
%2(<64 x s8>) = G_ADD %0, %1
|
2018-02-01 06:04:26 +08:00
|
|
|
$zmm0 = COPY %2(<64 x s8>)
|
|
|
|
RET 0, implicit $zmm0
|
2017-05-18 19:10:56 +08:00
|
|
|
|
|
|
|
...
|
|
|
|
---
|
|
|
|
name: test_add_v32i16
|
[Alignment] Use llvm::Align in MachineFunction and TargetLowering - fixes mir parsing
Summary:
This catches malformed mir files which specify alignment as log2 instead of pow2.
See https://reviews.llvm.org/D65945 for reference,
This is patch is part of a series to introduce an Alignment type.
See this thread for context: http://lists.llvm.org/pipermail/llvm-dev/2019-July/133851.html
See this patch for the introduction of the type: https://reviews.llvm.org/D64790
Reviewers: courbet
Subscribers: MatzeB, qcolombet, dschuff, arsenm, sdardis, nemanjai, jvesely, nhaehnle, hiraditya, kbarton, asb, rbar, johnrusso, simoncook, apazos, sabuasal, niosHD, jrtc27, MaskRay, zzheng, edward-jones, atanasyan, rogfer01, MartinMosbeck, brucehoult, the_o, PkmX, jocewei, jsji, Petar.Avramovic, asbirlea, s.egerton, pzheng, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D67433
llvm-svn: 371608
2019-09-11 19:16:48 +08:00
|
|
|
alignment: 16
|
2017-05-18 19:10:56 +08:00
|
|
|
legalized: true
|
|
|
|
regBankSelected: true
|
|
|
|
registers:
|
|
|
|
- { id: 0, class: vecr }
|
|
|
|
- { id: 1, class: vecr }
|
|
|
|
- { id: 2, class: vecr }
|
|
|
|
body: |
|
|
|
|
bb.1 (%ir-block.0):
|
2018-02-01 06:04:26 +08:00
|
|
|
liveins: $zmm0, $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
|
2017-10-19 07:33:31 +08:00
|
|
|
; ALL-LABEL: name: test_add_v32i16
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: [[COPY:%[0-9]+]]:vr512 = COPY $zmm0
|
|
|
|
; ALL: [[COPY1:%[0-9]+]]:vr512 = COPY $zmm1
|
2017-10-25 02:04:54 +08:00
|
|
|
; ALL: [[VPADDWZrr:%[0-9]+]]:vr512 = VPADDWZrr [[COPY]], [[COPY1]]
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: $zmm0 = COPY [[VPADDWZrr]]
|
|
|
|
; ALL: RET 0, implicit $zmm0
|
|
|
|
%0(<32 x s16>) = COPY $zmm0
|
|
|
|
%1(<32 x s16>) = COPY $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
%2(<32 x s16>) = G_ADD %0, %1
|
2018-02-01 06:04:26 +08:00
|
|
|
$zmm0 = COPY %2(<32 x s16>)
|
|
|
|
RET 0, implicit $zmm0
|
2017-05-18 19:10:56 +08:00
|
|
|
|
|
|
|
...
|
|
|
|
---
|
|
|
|
name: test_add_v16i32
|
[Alignment] Use llvm::Align in MachineFunction and TargetLowering - fixes mir parsing
Summary:
This catches malformed mir files which specify alignment as log2 instead of pow2.
See https://reviews.llvm.org/D65945 for reference,
This is patch is part of a series to introduce an Alignment type.
See this thread for context: http://lists.llvm.org/pipermail/llvm-dev/2019-July/133851.html
See this patch for the introduction of the type: https://reviews.llvm.org/D64790
Reviewers: courbet
Subscribers: MatzeB, qcolombet, dschuff, arsenm, sdardis, nemanjai, jvesely, nhaehnle, hiraditya, kbarton, asb, rbar, johnrusso, simoncook, apazos, sabuasal, niosHD, jrtc27, MaskRay, zzheng, edward-jones, atanasyan, rogfer01, MartinMosbeck, brucehoult, the_o, PkmX, jocewei, jsji, Petar.Avramovic, asbirlea, s.egerton, pzheng, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D67433
llvm-svn: 371608
2019-09-11 19:16:48 +08:00
|
|
|
alignment: 16
|
2017-05-18 19:10:56 +08:00
|
|
|
legalized: true
|
|
|
|
regBankSelected: true
|
|
|
|
registers:
|
|
|
|
- { id: 0, class: vecr }
|
|
|
|
- { id: 1, class: vecr }
|
|
|
|
- { id: 2, class: vecr }
|
|
|
|
body: |
|
|
|
|
bb.1 (%ir-block.0):
|
2018-02-01 06:04:26 +08:00
|
|
|
liveins: $zmm0, $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
|
2017-10-19 07:33:31 +08:00
|
|
|
; ALL-LABEL: name: test_add_v16i32
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: [[COPY:%[0-9]+]]:vr512 = COPY $zmm0
|
|
|
|
; ALL: [[COPY1:%[0-9]+]]:vr512 = COPY $zmm1
|
2017-10-25 02:04:54 +08:00
|
|
|
; ALL: [[VPADDDZrr:%[0-9]+]]:vr512 = VPADDDZrr [[COPY]], [[COPY1]]
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: $zmm0 = COPY [[VPADDDZrr]]
|
|
|
|
; ALL: RET 0, implicit $zmm0
|
|
|
|
%0(<16 x s32>) = COPY $zmm0
|
|
|
|
%1(<16 x s32>) = COPY $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
%2(<16 x s32>) = G_ADD %0, %1
|
2018-02-01 06:04:26 +08:00
|
|
|
$zmm0 = COPY %2(<16 x s32>)
|
|
|
|
RET 0, implicit $zmm0
|
2017-05-18 19:10:56 +08:00
|
|
|
|
|
|
|
...
|
|
|
|
---
|
|
|
|
name: test_add_v8i64
|
[Alignment] Use llvm::Align in MachineFunction and TargetLowering - fixes mir parsing
Summary:
This catches malformed mir files which specify alignment as log2 instead of pow2.
See https://reviews.llvm.org/D65945 for reference,
This is patch is part of a series to introduce an Alignment type.
See this thread for context: http://lists.llvm.org/pipermail/llvm-dev/2019-July/133851.html
See this patch for the introduction of the type: https://reviews.llvm.org/D64790
Reviewers: courbet
Subscribers: MatzeB, qcolombet, dschuff, arsenm, sdardis, nemanjai, jvesely, nhaehnle, hiraditya, kbarton, asb, rbar, johnrusso, simoncook, apazos, sabuasal, niosHD, jrtc27, MaskRay, zzheng, edward-jones, atanasyan, rogfer01, MartinMosbeck, brucehoult, the_o, PkmX, jocewei, jsji, Petar.Avramovic, asbirlea, s.egerton, pzheng, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D67433
llvm-svn: 371608
2019-09-11 19:16:48 +08:00
|
|
|
alignment: 16
|
2017-05-18 19:10:56 +08:00
|
|
|
legalized: true
|
|
|
|
regBankSelected: true
|
|
|
|
registers:
|
|
|
|
- { id: 0, class: vecr }
|
|
|
|
- { id: 1, class: vecr }
|
|
|
|
- { id: 2, class: vecr }
|
|
|
|
body: |
|
|
|
|
bb.1 (%ir-block.0):
|
2018-02-01 06:04:26 +08:00
|
|
|
liveins: $zmm0, $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
|
2017-10-19 07:33:31 +08:00
|
|
|
; ALL-LABEL: name: test_add_v8i64
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: [[COPY:%[0-9]+]]:vr512 = COPY $zmm0
|
|
|
|
; ALL: [[COPY1:%[0-9]+]]:vr512 = COPY $zmm1
|
2017-10-25 02:04:54 +08:00
|
|
|
; ALL: [[VPADDQZrr:%[0-9]+]]:vr512 = VPADDQZrr [[COPY]], [[COPY1]]
|
2018-02-01 06:04:26 +08:00
|
|
|
; ALL: $zmm0 = COPY [[VPADDQZrr]]
|
|
|
|
; ALL: RET 0, implicit $zmm0
|
|
|
|
%0(<8 x s64>) = COPY $zmm0
|
|
|
|
%1(<8 x s64>) = COPY $zmm1
|
2017-05-18 19:10:56 +08:00
|
|
|
%2(<8 x s64>) = G_ADD %0, %1
|
2018-02-01 06:04:26 +08:00
|
|
|
$zmm0 = COPY %2(<8 x s64>)
|
|
|
|
RET 0, implicit $zmm0
|
2017-05-18 19:10:56 +08:00
|
|
|
|
|
|
|
...
|