2015-01-07 02:00:21 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s
|
2015-01-28 01:27:15 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
|
2014-07-12 01:11:46 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}image_load:
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_load {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @image_load() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.load.v4i32(<4 x i32> undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}image_load_mip:
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_load_mip {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @image_load_mip() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.load.mip.v4i32(<4 x i32> undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}getresinfo:
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_get_resinfo {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @getresinfo() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.getresinfo.i32(i32 undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
declare <4 x float> @llvm.SI.image.load.v4i32(<4 x i32>, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.load.mip.v4i32(<4 x i32>, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.getresinfo.i32(i32, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
2014-07-12 01:11:46 +08:00
|
|
|
|
|
|
|
declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
|
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
attributes #0 = { nounwind readnone }
|