2013-05-07 00:17:29 +08:00
|
|
|
; Test 32-bit comparisons in which the second operand is zero-extended
|
|
|
|
; from a PC-relative i16.
|
|
|
|
;
|
|
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
|
|
|
|
|
|
|
|
@g = global i16 1
|
2013-05-30 17:45:42 +08:00
|
|
|
@h = global i16 1, align 1, section "foo"
|
2013-05-07 00:17:29 +08:00
|
|
|
|
|
|
|
; Check unsigned comparison.
|
|
|
|
define i32 @f1(i32 %src1) {
|
2013-07-14 14:24:09 +08:00
|
|
|
; CHECK-LABEL: f1:
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: clhrl %r2, g
|
2013-05-21 16:53:17 +08:00
|
|
|
; CHECK-NEXT: jl
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@g
|
2013-05-07 00:17:29 +08:00
|
|
|
%src2 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp ult i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-05-07 00:17:29 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src1, %src1
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src1, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-05-07 00:17:29 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|
|
|
|
|
|
|
|
; Check signed comparison.
|
|
|
|
define i32 @f2(i32 %src1) {
|
2013-07-14 14:24:09 +08:00
|
|
|
; CHECK-LABEL: f2:
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK-NOT: clhrl
|
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@g
|
2013-05-07 00:17:29 +08:00
|
|
|
%src2 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp slt i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-05-07 00:17:29 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src1, %src1
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src1, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-05-07 00:17:29 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|
|
|
|
|
|
|
|
; Check equality.
|
|
|
|
define i32 @f3(i32 %src1) {
|
2013-07-14 14:24:09 +08:00
|
|
|
; CHECK-LABEL: f3:
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: clhrl %r2, g
|
2013-05-21 16:53:17 +08:00
|
|
|
; CHECK-NEXT: je
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@g
|
2013-05-07 00:17:29 +08:00
|
|
|
%src2 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp eq i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-05-07 00:17:29 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src1, %src1
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src1, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-05-07 00:17:29 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|
|
|
|
|
|
|
|
; Check inequality.
|
|
|
|
define i32 @f4(i32 %src1) {
|
2013-07-14 14:24:09 +08:00
|
|
|
; CHECK-LABEL: f4:
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: clhrl %r2, g
|
2013-05-21 16:53:17 +08:00
|
|
|
; CHECK-NEXT: jlh
|
2013-05-07 00:17:29 +08:00
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@g
|
2013-05-07 00:17:29 +08:00
|
|
|
%src2 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp ne i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-05-07 00:17:29 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src1, %src1
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src1, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-05-07 00:17:29 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|
2013-05-30 17:45:42 +08:00
|
|
|
|
|
|
|
; Repeat f1 with an unaligned address.
|
|
|
|
define i32 @f5(i32 %src1) {
|
2013-07-14 14:24:09 +08:00
|
|
|
; CHECK-LABEL: f5:
|
2013-05-30 17:45:42 +08:00
|
|
|
; CHECK: lgrl [[REG:%r[0-5]]], h@GOT
|
|
|
|
; CHECK: llh [[VAL:%r[0-5]]], 0([[REG]])
|
2013-09-18 17:56:40 +08:00
|
|
|
; CHECK: clrjl %r2, [[VAL]],
|
2013-05-30 17:45:42 +08:00
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@h, align 1
|
2013-05-30 17:45:42 +08:00
|
|
|
%src2 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp ult i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-05-30 17:45:42 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src1, %src1
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src1, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-05-30 17:45:42 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|
2013-08-23 19:27:19 +08:00
|
|
|
|
|
|
|
; Check the comparison can be reversed if that allows CLHRL to be used.
|
|
|
|
define i32 @f6(i32 %src2) {
|
|
|
|
; CHECK-LABEL: f6:
|
|
|
|
; CHECK: clhrl %r2, g
|
|
|
|
; CHECK-NEXT: jh {{\.L.*}}
|
|
|
|
; CHECK: br %r14
|
|
|
|
entry:
|
2018-07-20 20:12:10 +08:00
|
|
|
%val = load i16, i16 *@g
|
2013-08-23 19:27:19 +08:00
|
|
|
%src1 = zext i16 %val to i32
|
2017-01-12 03:55:19 +08:00
|
|
|
%cond = icmp ult i32 %src1, %src2
|
|
|
|
br i1 %cond, label %exit, label %mulb
|
2013-08-23 19:27:19 +08:00
|
|
|
mulb:
|
|
|
|
%mul = mul i32 %src2, %src2
|
|
|
|
br label %exit
|
|
|
|
exit:
|
2016-04-08 00:11:44 +08:00
|
|
|
%tmp = phi i32 [ %src2, %entry ], [ %mul, %mulb ]
|
|
|
|
%res = add i32 %tmp, 1
|
2013-08-23 19:27:19 +08:00
|
|
|
ret i32 %res
|
|
|
|
}
|