2017-09-08 23:15:00 +08:00
|
|
|
// RUN: %clang -std=c++11 --target=aarch64-arm--eabi -S -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK --check-prefix=CHECK-AARCH64
|
|
|
|
|
|
|
|
/* Various contexts where type _Float16 can appear. */
|
|
|
|
|
|
|
|
|
|
|
|
/* Namespace */
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
_Float16 f1n;
|
|
|
|
// CHECK-DAG: @_ZN12_GLOBAL__N_13f1nE = internal global half 0xH0000, align 2
|
|
|
|
|
|
|
|
_Float16 f2n = 33.f16;
|
[CodeGen][X86] Fix handling of __fp16 vectors.
This commit fixes a bug in IRGen where it generates completely broken
code for __fp16 vectors on X86. For example when the following code is
compiled:
half4 hv0, hv1, hv2; // these are vectors of __fp16.
void foo221() {
hv0 = hv1 + hv2;
}
clang generates the following IR, in which two i16 vectors are added:
@hv1 = common global <4 x i16> zeroinitializer, align 8
@hv2 = common global <4 x i16> zeroinitializer, align 8
@hv0 = common global <4 x i16> zeroinitializer, align 8
define void @foo221() {
%0 = load <4 x i16>, <4 x i16>* @hv1, align 8
%1 = load <4 x i16>, <4 x i16>* @hv2, align 8
%add = add <4 x i16> %0, %1
store <4 x i16> %add, <4 x i16>* @hv0, align 8
ret void
}
To fix the bug, this commit uses the code committed in r314056, which
modified clang to promote and truncate __fp16 vectors to and from float
vectors in the AST. It also fixes another IRGen bug where a short value
is assigned to an __fp16 variable without any integer-to-floating-point
conversion, as shown in the following example:
__fp16 a;
short b;
void foo1() {
a = b;
}
@b = common global i16 0, align 2
@a = common global i16 0, align 2
define void @foo1() #0 {
%0 = load i16, i16* @b, align 2
store i16 %0, i16* @a, align 2
ret void
}
rdar://problem/20625184
Differential Revision: https://reviews.llvm.org/D40112
llvm-svn: 320215
2017-12-09 08:02:37 +08:00
|
|
|
// CHECK-DAG: @_ZN12_GLOBAL__N_13f2nE = internal global half 0xH5020, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 arr1n[10];
|
|
|
|
// CHECK-AARCH64-DAG: @_ZN12_GLOBAL__N_15arr1nE = internal global [10 x half] zeroinitializer, align 2
|
|
|
|
|
|
|
|
_Float16 arr2n[] = { 1.2, 3.0, 3.e4 };
|
[CodeGen][X86] Fix handling of __fp16 vectors.
This commit fixes a bug in IRGen where it generates completely broken
code for __fp16 vectors on X86. For example when the following code is
compiled:
half4 hv0, hv1, hv2; // these are vectors of __fp16.
void foo221() {
hv0 = hv1 + hv2;
}
clang generates the following IR, in which two i16 vectors are added:
@hv1 = common global <4 x i16> zeroinitializer, align 8
@hv2 = common global <4 x i16> zeroinitializer, align 8
@hv0 = common global <4 x i16> zeroinitializer, align 8
define void @foo221() {
%0 = load <4 x i16>, <4 x i16>* @hv1, align 8
%1 = load <4 x i16>, <4 x i16>* @hv2, align 8
%add = add <4 x i16> %0, %1
store <4 x i16> %add, <4 x i16>* @hv0, align 8
ret void
}
To fix the bug, this commit uses the code committed in r314056, which
modified clang to promote and truncate __fp16 vectors to and from float
vectors in the AST. It also fixes another IRGen bug where a short value
is assigned to an __fp16 variable without any integer-to-floating-point
conversion, as shown in the following example:
__fp16 a;
short b;
void foo1() {
a = b;
}
@b = common global i16 0, align 2
@a = common global i16 0, align 2
define void @foo1() #0 {
%0 = load i16, i16* @b, align 2
store i16 %0, i16* @a, align 2
ret void
}
rdar://problem/20625184
Differential Revision: https://reviews.llvm.org/D40112
llvm-svn: 320215
2017-12-09 08:02:37 +08:00
|
|
|
// CHECK-DAG: @_ZN12_GLOBAL__N_15arr2nE = internal global [3 x half] [half 0xH3CCD, half 0xH4200, half 0xH7753], align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
const volatile _Float16 func1n(const _Float16 &arg) {
|
|
|
|
return arg + f2n + arr1n[4] - arr2n[1];
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* File */
|
|
|
|
|
|
|
|
_Float16 f1f;
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-AARCH64-DAG: @f1f = dso_local global half 0xH0000, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 f2f = 32.4;
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: @f2f = dso_local global half 0xH500D, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 arr1f[10];
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-AARCH64-DAG: @arr1f = dso_local global [10 x half] zeroinitializer, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 arr2f[] = { -1.2, -3.0, -3.e4 };
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: @arr2f = dso_local global [3 x half] [half 0xHBCCD, half 0xHC200, half 0xHF753], align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 func1f(_Float16 arg);
|
|
|
|
|
|
|
|
|
|
|
|
/* Class */
|
|
|
|
|
|
|
|
class C1 {
|
|
|
|
_Float16 f1c;
|
|
|
|
|
|
|
|
static const _Float16 f2c;
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: @_ZN2C13f2cE = external dso_local constant half, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
volatile _Float16 f3c;
|
|
|
|
|
|
|
|
public:
|
|
|
|
C1(_Float16 arg) : f1c(arg), f3c(arg) { }
|
|
|
|
// Check that we mangle _Float16 to DF16_
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: define linkonce_odr dso_local void @_ZN2C1C2EDF16_(%class.C1*{{.*}}, half{{.*}})
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 func1c(_Float16 arg ) {
|
|
|
|
return f1c + arg;
|
|
|
|
}
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: define linkonce_odr dso_local half @_ZN2C16func1cEDF16_(%class.C1*{{.*}}, half{{.*}})
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
static _Float16 func2c(_Float16 arg) {
|
|
|
|
return arg * C1::f2c;
|
|
|
|
}
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: define linkonce_odr dso_local half @_ZN2C16func2cEDF16_(half{{.*}})
|
2017-09-08 23:15:00 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Template */
|
|
|
|
|
|
|
|
template <class C> C func1t(C arg) {
|
|
|
|
return arg * 2.f16;
|
|
|
|
}
|
2018-02-08 06:15:33 +08:00
|
|
|
// CHECK-DAG: define linkonce_odr dso_local half @_Z6func1tIDF16_ET_S0_(half{{.*}})
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
template <class C> struct S1 {
|
|
|
|
C mem1;
|
|
|
|
};
|
|
|
|
|
|
|
|
template <> struct S1<_Float16> {
|
|
|
|
_Float16 mem2;
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* Local */
|
|
|
|
|
|
|
|
extern int printf (const char *__restrict __format, ...);
|
|
|
|
|
|
|
|
int main(void) {
|
|
|
|
_Float16 f1l = 1e3f16;
|
|
|
|
// CHECK-DAG: store half 0xH63D0, half* %{{.*}}, align 2
|
|
|
|
|
|
|
|
_Float16 f2l = -0.f16;
|
|
|
|
// CHECK-DAG: store half 0xH8000, half* %{{.*}}, align 2
|
|
|
|
|
|
|
|
_Float16 f3l = 1.000976562;
|
|
|
|
// CHECK-DAG: store half 0xH3C01, half* %{{.*}}, align 2
|
|
|
|
|
|
|
|
C1 c1(f1l);
|
|
|
|
// CHECK-DAG: [[F1L:%[a-z0-9]+]] = load half, half* %{{.*}}, align 2
|
2020-11-17 07:04:55 +08:00
|
|
|
// CHECK-DAG: call void @_ZN2C1C2EDF16_(%class.C1* {{[^,]*}} %{{.*}}, half %{{.*}})
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
S1<_Float16> s1 = { 132.f16 };
|
2018-11-15 08:19:18 +08:00
|
|
|
// CHECK-DAG: @__const.main.s1 = private unnamed_addr constant %struct.S1 { half 0xH5820 }, align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
// CHECK-DAG: [[S1:%[0-9]+]] = bitcast %struct.S1* %{{.*}} to i8*
|
2018-11-15 08:19:18 +08:00
|
|
|
// CHECK-DAG: call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 2 [[S1]], i8* align 2 bitcast (%struct.S1* @__const.main.s1 to i8*), i64 2, i1 false)
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
_Float16 f4l = func1n(f1l) + func1f(f2l) + c1.func1c(f3l) + c1.func2c(f1l) +
|
|
|
|
func1t(f1l) + s1.mem2 - f1n + f2n;
|
|
|
|
|
|
|
|
auto f5l = -1.f16, *f6l = &f2l, f7l = func1t(f3l);
|
|
|
|
// CHECK-DAG: store half 0xHBC00, half* %{{.*}}, align 2
|
|
|
|
// CHECK-DAG: store half* %{{.*}}, half** %{{.*}}, align 8
|
|
|
|
|
|
|
|
_Float16 f8l = f4l++;
|
|
|
|
// CHECK-DAG: %{{.*}} = load half, half* %{{.*}}, align 2
|
|
|
|
// CHECK-DAG: [[INC:%[a-z0-9]+]] = fadd half {{.*}}, 0xH3C00
|
|
|
|
// CHECK-DAG: store half [[INC]], half* %{{.*}}, align 2
|
|
|
|
|
|
|
|
_Float16 arr1l[] = { -1.f16, -0.f16, -11.f16 };
|
2018-11-15 08:19:18 +08:00
|
|
|
// CHECK-DAG: @__const.main.arr1l = private unnamed_addr constant [3 x half] [half 0xHBC00, half 0xH8000, half 0xHC980], align 2
|
2017-09-08 23:15:00 +08:00
|
|
|
|
|
|
|
float cvtf = f2n;
|
|
|
|
//CHECK-DAG: [[H2F:%[a-z0-9]+]] = fpext half {{%[0-9]+}} to float
|
|
|
|
//CHECK-DAG: store float [[H2F]], float* %{{.*}}, align 4
|
|
|
|
|
|
|
|
double cvtd = f2n;
|
|
|
|
//CHECK-DAG: [[H2D:%[a-z0-9]+]] = fpext half {{%[0-9]+}} to double
|
|
|
|
//CHECK-DAG: store double [[H2D]], double* %{{.*}}, align 8
|
|
|
|
|
|
|
|
|
|
|
|
long double cvtld = f2n;
|
|
|
|
//CHECK-AARCh64-DAG: [[H2LD:%[a-z0-9]+]] = fpext half {{%[0-9]+}} to fp128
|
|
|
|
//CHECK-AARCh64-DAG: store fp128 [[H2LD]], fp128* %{{.*}}, align 16
|
|
|
|
|
|
|
|
_Float16 f2h = 42.0f;
|
|
|
|
//CHECK-DAG: store half 0xH5140, half* %{{.*}}, align 2
|
|
|
|
_Float16 d2h = 42.0;
|
|
|
|
//CHECK-DAG: store half 0xH5140, half* %{{.*}}, align 2
|
|
|
|
_Float16 ld2h = 42.0l;
|
|
|
|
//CHECK-DAG:store half 0xH5140, half* %{{.*}}, align 2
|
|
|
|
}
|