2012-02-14 06:50:51 +08:00
|
|
|
//===-- ThreadSanitizer.cpp - race detector -------------------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file is a part of ThreadSanitizer, a race detector.
|
|
|
|
//
|
|
|
|
// The tool is under development, for the details about previous versions see
|
|
|
|
// http://code.google.com/p/data-race-test
|
|
|
|
//
|
|
|
|
// The instrumentation phase is quite simple:
|
|
|
|
// - Insert calls to run-time library before every memory access.
|
|
|
|
// - Optimizations may apply to avoid instrumenting some of the accesses.
|
|
|
|
// - Insert calls at function entry/exit.
|
|
|
|
// The rest is handled by the run-time library.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/Transforms/Instrumentation.h"
|
|
|
|
#include "llvm/ADT/SmallSet.h"
|
|
|
|
#include "llvm/ADT/SmallString.h"
|
|
|
|
#include "llvm/ADT/SmallVector.h"
|
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/ADT/StringExtras.h"
|
2015-03-24 03:32:43 +08:00
|
|
|
#include "llvm/Analysis/CaptureTracking.h"
|
|
|
|
#include "llvm/Analysis/ValueTracking.h"
|
2013-01-02 19:36:10 +08:00
|
|
|
#include "llvm/IR/DataLayout.h"
|
|
|
|
#include "llvm/IR/Function.h"
|
|
|
|
#include "llvm/IR/IRBuilder.h"
|
2013-03-28 19:21:13 +08:00
|
|
|
#include "llvm/IR/IntrinsicInst.h"
|
2013-01-02 19:36:10 +08:00
|
|
|
#include "llvm/IR/Intrinsics.h"
|
|
|
|
#include "llvm/IR/LLVMContext.h"
|
|
|
|
#include "llvm/IR/Metadata.h"
|
|
|
|
#include "llvm/IR/Module.h"
|
|
|
|
#include "llvm/IR/Type.h"
|
2012-03-15 07:33:24 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2012-02-14 06:50:51 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/MathExtras.h"
|
2012-03-27 01:35:03 +08:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2012-04-27 15:31:53 +08:00
|
|
|
#include "llvm/Transforms/Utils/BasicBlockUtils.h"
|
2012-02-14 06:50:51 +08:00
|
|
|
#include "llvm/Transforms/Utils/ModuleUtils.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 10:55:47 +08:00
|
|
|
#define DEBUG_TYPE "tsan"
|
|
|
|
|
2012-10-04 13:28:50 +08:00
|
|
|
static cl::opt<bool> ClInstrumentMemoryAccesses(
|
|
|
|
"tsan-instrument-memory-accesses", cl::init(true),
|
|
|
|
cl::desc("Instrument memory accesses"), cl::Hidden);
|
|
|
|
static cl::opt<bool> ClInstrumentFuncEntryExit(
|
|
|
|
"tsan-instrument-func-entry-exit", cl::init(true),
|
|
|
|
cl::desc("Instrument function entry and exit"), cl::Hidden);
|
|
|
|
static cl::opt<bool> ClInstrumentAtomics(
|
|
|
|
"tsan-instrument-atomics", cl::init(true),
|
|
|
|
cl::desc("Instrument atomics"), cl::Hidden);
|
2013-03-28 19:21:13 +08:00
|
|
|
static cl::opt<bool> ClInstrumentMemIntrinsics(
|
|
|
|
"tsan-instrument-memintrinsics", cl::init(true),
|
|
|
|
cl::desc("Instrument memintrinsics (memset/memcpy/memmove)"), cl::Hidden);
|
2012-03-15 07:33:24 +08:00
|
|
|
|
2012-04-23 16:44:59 +08:00
|
|
|
STATISTIC(NumInstrumentedReads, "Number of instrumented reads");
|
|
|
|
STATISTIC(NumInstrumentedWrites, "Number of instrumented writes");
|
2012-08-30 21:47:13 +08:00
|
|
|
STATISTIC(NumOmittedReadsBeforeWrite,
|
2012-04-23 16:44:59 +08:00
|
|
|
"Number of reads ignored due to following writes");
|
|
|
|
STATISTIC(NumAccessesWithBadSize, "Number of accesses with bad size");
|
|
|
|
STATISTIC(NumInstrumentedVtableWrites, "Number of vtable ptr writes");
|
2013-03-22 16:51:22 +08:00
|
|
|
STATISTIC(NumInstrumentedVtableReads, "Number of vtable ptr reads");
|
2012-04-23 16:44:59 +08:00
|
|
|
STATISTIC(NumOmittedReadsFromConstantGlobals,
|
|
|
|
"Number of reads from constant globals");
|
|
|
|
STATISTIC(NumOmittedReadsFromVtable, "Number of vtable reads");
|
2015-02-12 17:55:28 +08:00
|
|
|
STATISTIC(NumOmittedNonCaptured, "Number of accesses ignored due to capturing");
|
2012-04-11 02:18:56 +08:00
|
|
|
|
2015-05-08 05:41:23 +08:00
|
|
|
static const char *const kTsanModuleCtorName = "tsan.module_ctor";
|
|
|
|
static const char *const kTsanInitName = "__tsan_init";
|
|
|
|
|
2012-02-14 06:50:51 +08:00
|
|
|
namespace {
|
2012-04-11 02:18:56 +08:00
|
|
|
|
2012-02-14 06:50:51 +08:00
|
|
|
/// ThreadSanitizer: instrument the code in module to find races.
|
|
|
|
struct ThreadSanitizer : public FunctionPass {
|
2015-03-10 10:37:25 +08:00
|
|
|
ThreadSanitizer() : FunctionPass(ID) {}
|
2014-03-05 17:10:37 +08:00
|
|
|
const char *getPassName() const override;
|
|
|
|
bool runOnFunction(Function &F) override;
|
|
|
|
bool doInitialization(Module &M) override;
|
2012-02-14 06:50:51 +08:00
|
|
|
static char ID; // Pass identification, replacement for typeid.
|
|
|
|
|
|
|
|
private:
|
2012-11-29 17:54:21 +08:00
|
|
|
void initializeCallbacks(Module &M);
|
2015-03-10 10:37:25 +08:00
|
|
|
bool instrumentLoadOrStore(Instruction *I, const DataLayout &DL);
|
|
|
|
bool instrumentAtomic(Instruction *I, const DataLayout &DL);
|
2013-03-28 19:21:13 +08:00
|
|
|
bool instrumentMemIntrinsic(Instruction *I);
|
2015-03-10 10:37:25 +08:00
|
|
|
void chooseInstructionsToInstrument(SmallVectorImpl<Instruction *> &Local,
|
|
|
|
SmallVectorImpl<Instruction *> &All,
|
|
|
|
const DataLayout &DL);
|
2012-04-11 06:29:17 +08:00
|
|
|
bool addrPointsToConstantData(Value *Addr);
|
2015-03-10 10:37:25 +08:00
|
|
|
int getMemoryAccessFuncIndex(Value *Addr, const DataLayout &DL);
|
2012-04-11 02:18:56 +08:00
|
|
|
|
2013-03-28 19:21:13 +08:00
|
|
|
Type *IntptrTy;
|
2012-04-27 15:31:53 +08:00
|
|
|
IntegerType *OrdTy;
|
2012-02-14 06:50:51 +08:00
|
|
|
// Callbacks to run-time library are computed in doInitialization.
|
2012-04-27 15:31:53 +08:00
|
|
|
Function *TsanFuncEntry;
|
|
|
|
Function *TsanFuncExit;
|
2012-02-14 06:50:51 +08:00
|
|
|
// Accesses sizes are powers of two: 1, 2, 4, 8, 16.
|
2012-02-14 08:52:07 +08:00
|
|
|
static const size_t kNumberOfAccessSizes = 5;
|
2012-04-27 15:31:53 +08:00
|
|
|
Function *TsanRead[kNumberOfAccessSizes];
|
|
|
|
Function *TsanWrite[kNumberOfAccessSizes];
|
2015-01-28 04:19:17 +08:00
|
|
|
Function *TsanUnalignedRead[kNumberOfAccessSizes];
|
|
|
|
Function *TsanUnalignedWrite[kNumberOfAccessSizes];
|
2012-04-27 15:31:53 +08:00
|
|
|
Function *TsanAtomicLoad[kNumberOfAccessSizes];
|
|
|
|
Function *TsanAtomicStore[kNumberOfAccessSizes];
|
2012-11-09 20:55:36 +08:00
|
|
|
Function *TsanAtomicRMW[AtomicRMWInst::LAST_BINOP + 1][kNumberOfAccessSizes];
|
|
|
|
Function *TsanAtomicCAS[kNumberOfAccessSizes];
|
|
|
|
Function *TsanAtomicThreadFence;
|
|
|
|
Function *TsanAtomicSignalFence;
|
2012-04-27 15:31:53 +08:00
|
|
|
Function *TsanVptrUpdate;
|
2013-03-22 16:51:22 +08:00
|
|
|
Function *TsanVptrLoad;
|
2013-03-28 19:21:13 +08:00
|
|
|
Function *MemmoveFn, *MemcpyFn, *MemsetFn;
|
2015-05-08 05:41:23 +08:00
|
|
|
Function *TsanCtorFunction;
|
2012-02-14 06:50:51 +08:00
|
|
|
};
|
|
|
|
} // namespace
|
|
|
|
|
|
|
|
char ThreadSanitizer::ID = 0;
|
|
|
|
INITIALIZE_PASS(ThreadSanitizer, "tsan",
|
|
|
|
"ThreadSanitizer: detects data races.",
|
|
|
|
false, false)
|
|
|
|
|
2012-04-27 15:31:53 +08:00
|
|
|
const char *ThreadSanitizer::getPassName() const {
|
|
|
|
return "ThreadSanitizer";
|
|
|
|
}
|
|
|
|
|
2014-06-03 02:08:27 +08:00
|
|
|
FunctionPass *llvm::createThreadSanitizerPass() {
|
|
|
|
return new ThreadSanitizer();
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
|
|
|
|
2012-11-29 17:54:21 +08:00
|
|
|
void ThreadSanitizer::initializeCallbacks(Module &M) {
|
2012-02-14 06:50:51 +08:00
|
|
|
IRBuilder<> IRB(M.getContext());
|
|
|
|
// Initialize the callbacks.
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanFuncEntry = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
"__tsan_func_entry", IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanFuncExit = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction("__tsan_func_exit", IRB.getVoidTy(), nullptr));
|
2012-04-27 15:31:53 +08:00
|
|
|
OrdTy = IRB.getInt32Ty();
|
2012-02-14 08:52:07 +08:00
|
|
|
for (size_t i = 0; i < kNumberOfAccessSizes; ++i) {
|
2015-08-16 03:06:14 +08:00
|
|
|
const unsigned ByteSize = 1U << i;
|
|
|
|
const unsigned BitSize = ByteSize * 8;
|
|
|
|
std::string ByteSizeStr = utostr(ByteSize);
|
|
|
|
std::string BitSizeStr = utostr(BitSize);
|
|
|
|
SmallString<32> ReadName("__tsan_read" + ByteSizeStr);
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanRead[i] = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
ReadName, IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2012-04-27 15:31:53 +08:00
|
|
|
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<32> WriteName("__tsan_write" + ByteSizeStr);
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanWrite[i] = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
WriteName, IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2012-04-27 15:31:53 +08:00
|
|
|
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<64> UnalignedReadName("__tsan_unaligned_read" + ByteSizeStr);
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanUnalignedRead[i] =
|
|
|
|
checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
|
|
|
UnalignedReadName, IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2015-01-28 04:19:17 +08:00
|
|
|
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<64> UnalignedWriteName("__tsan_unaligned_write" + ByteSizeStr);
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanUnalignedWrite[i] =
|
|
|
|
checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
|
|
|
UnalignedWriteName, IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2015-01-28 04:19:17 +08:00
|
|
|
|
2012-04-27 15:31:53 +08:00
|
|
|
Type *Ty = Type::getIntNTy(M.getContext(), BitSize);
|
|
|
|
Type *PtrTy = Ty->getPointerTo();
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<32> AtomicLoadName("__tsan_atomic" + BitSizeStr + "_load");
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicLoad[i] = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction(AtomicLoadName, Ty, PtrTy, OrdTy, nullptr));
|
2012-04-27 15:31:53 +08:00
|
|
|
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<32> AtomicStoreName("__tsan_atomic" + BitSizeStr + "_store");
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicStore[i] = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
|
|
|
AtomicStoreName, IRB.getVoidTy(), PtrTy, Ty, OrdTy, nullptr));
|
2012-11-09 20:55:36 +08:00
|
|
|
|
|
|
|
for (int op = AtomicRMWInst::FIRST_BINOP;
|
|
|
|
op <= AtomicRMWInst::LAST_BINOP; ++op) {
|
2014-04-25 13:29:35 +08:00
|
|
|
TsanAtomicRMW[op][i] = nullptr;
|
|
|
|
const char *NamePart = nullptr;
|
2012-11-09 20:55:36 +08:00
|
|
|
if (op == AtomicRMWInst::Xchg)
|
|
|
|
NamePart = "_exchange";
|
|
|
|
else if (op == AtomicRMWInst::Add)
|
|
|
|
NamePart = "_fetch_add";
|
|
|
|
else if (op == AtomicRMWInst::Sub)
|
|
|
|
NamePart = "_fetch_sub";
|
|
|
|
else if (op == AtomicRMWInst::And)
|
|
|
|
NamePart = "_fetch_and";
|
|
|
|
else if (op == AtomicRMWInst::Or)
|
|
|
|
NamePart = "_fetch_or";
|
|
|
|
else if (op == AtomicRMWInst::Xor)
|
|
|
|
NamePart = "_fetch_xor";
|
2012-11-27 16:09:25 +08:00
|
|
|
else if (op == AtomicRMWInst::Nand)
|
|
|
|
NamePart = "_fetch_nand";
|
2012-11-09 20:55:36 +08:00
|
|
|
else
|
|
|
|
continue;
|
|
|
|
SmallString<32> RMWName("__tsan_atomic" + itostr(BitSize) + NamePart);
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicRMW[op][i] = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction(RMWName, Ty, PtrTy, Ty, OrdTy, nullptr));
|
2012-11-09 20:55:36 +08:00
|
|
|
}
|
|
|
|
|
2015-08-16 03:06:14 +08:00
|
|
|
SmallString<32> AtomicCASName("__tsan_atomic" + BitSizeStr +
|
2012-11-09 20:55:36 +08:00
|
|
|
"_compare_exchange_val");
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicCAS[i] = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
AtomicCASName, Ty, PtrTy, Ty, Ty, OrdTy, OrdTy, nullptr));
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanVptrUpdate = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction("__tsan_vptr_update", IRB.getVoidTy(),
|
|
|
|
IRB.getInt8PtrTy(), IRB.getInt8PtrTy(), nullptr));
|
|
|
|
TsanVptrLoad = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
"__tsan_vptr_read", IRB.getVoidTy(), IRB.getInt8PtrTy(), nullptr));
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicThreadFence = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
"__tsan_atomic_thread_fence", IRB.getVoidTy(), OrdTy, nullptr));
|
2015-04-07 05:09:08 +08:00
|
|
|
TsanAtomicSignalFence = checkSanitizerInterfaceFunction(M.getOrInsertFunction(
|
2014-11-14 06:55:19 +08:00
|
|
|
"__tsan_atomic_signal_fence", IRB.getVoidTy(), OrdTy, nullptr));
|
2013-03-28 19:21:13 +08:00
|
|
|
|
2015-04-07 05:09:08 +08:00
|
|
|
MemmoveFn = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction("memmove", IRB.getInt8PtrTy(), IRB.getInt8PtrTy(),
|
|
|
|
IRB.getInt8PtrTy(), IntptrTy, nullptr));
|
|
|
|
MemcpyFn = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction("memcpy", IRB.getInt8PtrTy(), IRB.getInt8PtrTy(),
|
|
|
|
IRB.getInt8PtrTy(), IntptrTy, nullptr));
|
|
|
|
MemsetFn = checkSanitizerInterfaceFunction(
|
|
|
|
M.getOrInsertFunction("memset", IRB.getInt8PtrTy(), IRB.getInt8PtrTy(),
|
|
|
|
IRB.getInt32Ty(), IntptrTy, nullptr));
|
2012-11-29 17:54:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
bool ThreadSanitizer::doInitialization(Module &M) {
|
2015-03-10 10:37:25 +08:00
|
|
|
const DataLayout &DL = M.getDataLayout();
|
2015-05-08 05:41:23 +08:00
|
|
|
IntptrTy = DL.getIntPtrType(M.getContext());
|
|
|
|
std::tie(TsanCtorFunction, std::ignore) = createSanitizerCtorAndInitFunctions(
|
|
|
|
M, kTsanModuleCtorName, kTsanInitName, /*InitArgTypes=*/{},
|
|
|
|
/*InitArgs=*/{});
|
2012-11-29 17:54:21 +08:00
|
|
|
|
2015-05-08 05:41:23 +08:00
|
|
|
appendToGlobalCtors(M, TsanCtorFunction, 0);
|
2012-11-29 17:54:21 +08:00
|
|
|
|
2012-02-14 06:50:51 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-04-11 06:29:17 +08:00
|
|
|
static bool isVtableAccess(Instruction *I) {
|
2014-11-12 05:30:22 +08:00
|
|
|
if (MDNode *Tag = I->getMetadata(LLVMContext::MD_tbaa))
|
2013-09-07 06:47:05 +08:00
|
|
|
return Tag->isTBAAVtableAccess();
|
2012-04-11 06:29:17 +08:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool ThreadSanitizer::addrPointsToConstantData(Value *Addr) {
|
|
|
|
// If this is a GEP, just analyze its pointer operand.
|
|
|
|
if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr))
|
|
|
|
Addr = GEP->getPointerOperand();
|
|
|
|
|
|
|
|
if (GlobalVariable *GV = dyn_cast<GlobalVariable>(Addr)) {
|
|
|
|
if (GV->isConstant()) {
|
|
|
|
// Reads from constant globals can not race with any writes.
|
2012-04-23 16:44:59 +08:00
|
|
|
NumOmittedReadsFromConstantGlobals++;
|
2012-04-11 06:29:17 +08:00
|
|
|
return true;
|
|
|
|
}
|
2012-08-30 21:47:13 +08:00
|
|
|
} else if (LoadInst *L = dyn_cast<LoadInst>(Addr)) {
|
2012-04-11 06:29:17 +08:00
|
|
|
if (isVtableAccess(L)) {
|
|
|
|
// Reads from a vtable pointer can not race with any writes.
|
2012-04-23 16:44:59 +08:00
|
|
|
NumOmittedReadsFromVtable++;
|
2012-04-11 06:29:17 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2012-04-11 02:18:56 +08:00
|
|
|
// Instrumenting some of the accesses may be proven redundant.
|
|
|
|
// Currently handled:
|
|
|
|
// - read-before-write (within same BB, no calls between)
|
2015-02-12 17:55:28 +08:00
|
|
|
// - not captured variables
|
2012-04-11 02:18:56 +08:00
|
|
|
//
|
|
|
|
// We do not handle some of the patterns that should not survive
|
|
|
|
// after the classic compiler optimizations.
|
|
|
|
// E.g. two reads from the same temp should be eliminated by CSE,
|
|
|
|
// two writes should be eliminated by DSE, etc.
|
|
|
|
//
|
|
|
|
// 'Local' is a vector of insns within the same BB (no calls between).
|
|
|
|
// 'All' is a vector of insns that will be instrumented.
|
2012-05-02 21:12:19 +08:00
|
|
|
void ThreadSanitizer::chooseInstructionsToInstrument(
|
2015-03-10 10:37:25 +08:00
|
|
|
SmallVectorImpl<Instruction *> &Local, SmallVectorImpl<Instruction *> &All,
|
|
|
|
const DataLayout &DL) {
|
2012-04-11 02:18:56 +08:00
|
|
|
SmallSet<Value*, 8> WriteTargets;
|
|
|
|
// Iterate from the end.
|
|
|
|
for (SmallVectorImpl<Instruction*>::reverse_iterator It = Local.rbegin(),
|
|
|
|
E = Local.rend(); It != E; ++It) {
|
|
|
|
Instruction *I = *It;
|
|
|
|
if (StoreInst *Store = dyn_cast<StoreInst>(I)) {
|
|
|
|
WriteTargets.insert(Store->getPointerOperand());
|
|
|
|
} else {
|
|
|
|
LoadInst *Load = cast<LoadInst>(I);
|
2012-04-11 06:29:17 +08:00
|
|
|
Value *Addr = Load->getPointerOperand();
|
|
|
|
if (WriteTargets.count(Addr)) {
|
2012-04-11 02:18:56 +08:00
|
|
|
// We will write to this temp, so no reason to analyze the read.
|
2012-04-23 16:44:59 +08:00
|
|
|
NumOmittedReadsBeforeWrite++;
|
2012-04-11 02:18:56 +08:00
|
|
|
continue;
|
|
|
|
}
|
2012-04-11 06:29:17 +08:00
|
|
|
if (addrPointsToConstantData(Addr)) {
|
|
|
|
// Addr points to some constant data -- it can not race with any writes.
|
|
|
|
continue;
|
|
|
|
}
|
2012-04-11 02:18:56 +08:00
|
|
|
}
|
2015-02-12 17:55:28 +08:00
|
|
|
Value *Addr = isa<StoreInst>(*I)
|
|
|
|
? cast<StoreInst>(I)->getPointerOperand()
|
|
|
|
: cast<LoadInst>(I)->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
if (isa<AllocaInst>(GetUnderlyingObject(Addr, DL)) &&
|
2015-02-12 17:55:28 +08:00
|
|
|
!PointerMayBeCaptured(Addr, true, true)) {
|
|
|
|
// The variable is addressable but not captured, so it cannot be
|
|
|
|
// referenced from a different thread and participate in a data race
|
|
|
|
// (see llvm/Analysis/CaptureTracking.h for details).
|
|
|
|
NumOmittedNonCaptured++;
|
|
|
|
continue;
|
|
|
|
}
|
2012-04-11 02:18:56 +08:00
|
|
|
All.push_back(I);
|
|
|
|
}
|
|
|
|
Local.clear();
|
|
|
|
}
|
|
|
|
|
2012-04-27 15:31:53 +08:00
|
|
|
static bool isAtomic(Instruction *I) {
|
|
|
|
if (LoadInst *LI = dyn_cast<LoadInst>(I))
|
|
|
|
return LI->isAtomic() && LI->getSynchScope() == CrossThread;
|
2012-05-02 21:12:19 +08:00
|
|
|
if (StoreInst *SI = dyn_cast<StoreInst>(I))
|
2012-04-27 15:31:53 +08:00
|
|
|
return SI->isAtomic() && SI->getSynchScope() == CrossThread;
|
2012-05-02 21:12:19 +08:00
|
|
|
if (isa<AtomicRMWInst>(I))
|
2012-04-27 15:31:53 +08:00
|
|
|
return true;
|
2012-05-02 21:12:19 +08:00
|
|
|
if (isa<AtomicCmpXchgInst>(I))
|
2012-04-27 15:31:53 +08:00
|
|
|
return true;
|
2012-11-09 20:55:36 +08:00
|
|
|
if (isa<FenceInst>(I))
|
|
|
|
return true;
|
2012-04-27 15:31:53 +08:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2012-02-14 06:50:51 +08:00
|
|
|
bool ThreadSanitizer::runOnFunction(Function &F) {
|
2015-05-08 05:41:23 +08:00
|
|
|
// This is required to prevent instrumenting call to __tsan_init from within
|
|
|
|
// the module constructor.
|
|
|
|
if (&F == TsanCtorFunction)
|
|
|
|
return false;
|
2012-11-29 17:54:21 +08:00
|
|
|
initializeCallbacks(*F.getParent());
|
2012-02-14 06:50:51 +08:00
|
|
|
SmallVector<Instruction*, 8> RetVec;
|
2012-04-11 02:18:56 +08:00
|
|
|
SmallVector<Instruction*, 8> AllLoadsAndStores;
|
|
|
|
SmallVector<Instruction*, 8> LocalLoadsAndStores;
|
2012-04-27 15:31:53 +08:00
|
|
|
SmallVector<Instruction*, 8> AtomicAccesses;
|
2013-03-28 19:21:13 +08:00
|
|
|
SmallVector<Instruction*, 8> MemIntrinCalls;
|
2012-02-14 06:50:51 +08:00
|
|
|
bool Res = false;
|
|
|
|
bool HasCalls = false;
|
2014-06-03 02:08:27 +08:00
|
|
|
bool SanitizeFunction = F.hasFnAttribute(Attribute::SanitizeThread);
|
2015-03-10 10:37:25 +08:00
|
|
|
const DataLayout &DL = F.getParent()->getDataLayout();
|
2012-02-14 06:50:51 +08:00
|
|
|
|
|
|
|
// Traverse all instructions, collect loads/stores/returns, check for calls.
|
2014-05-30 02:40:48 +08:00
|
|
|
for (auto &BB : F) {
|
|
|
|
for (auto &Inst : BB) {
|
|
|
|
if (isAtomic(&Inst))
|
|
|
|
AtomicAccesses.push_back(&Inst);
|
|
|
|
else if (isa<LoadInst>(Inst) || isa<StoreInst>(Inst))
|
|
|
|
LocalLoadsAndStores.push_back(&Inst);
|
|
|
|
else if (isa<ReturnInst>(Inst))
|
|
|
|
RetVec.push_back(&Inst);
|
|
|
|
else if (isa<CallInst>(Inst) || isa<InvokeInst>(Inst)) {
|
|
|
|
if (isa<MemIntrinsic>(Inst))
|
|
|
|
MemIntrinCalls.push_back(&Inst);
|
2012-02-14 06:50:51 +08:00
|
|
|
HasCalls = true;
|
2015-03-10 10:37:25 +08:00
|
|
|
chooseInstructionsToInstrument(LocalLoadsAndStores, AllLoadsAndStores,
|
|
|
|
DL);
|
2012-04-11 02:18:56 +08:00
|
|
|
}
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
2015-03-10 10:37:25 +08:00
|
|
|
chooseInstructionsToInstrument(LocalLoadsAndStores, AllLoadsAndStores, DL);
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// We have collected all loads and stores.
|
|
|
|
// FIXME: many of these accesses do not need to be checked for races
|
|
|
|
// (e.g. variables that do not escape, etc).
|
|
|
|
|
2014-05-31 08:11:37 +08:00
|
|
|
// Instrument memory accesses only if we want to report bugs in the function.
|
|
|
|
if (ClInstrumentMemoryAccesses && SanitizeFunction)
|
2014-05-30 02:40:48 +08:00
|
|
|
for (auto Inst : AllLoadsAndStores) {
|
2015-03-10 10:37:25 +08:00
|
|
|
Res |= instrumentLoadOrStore(Inst, DL);
|
2012-10-04 13:28:50 +08:00
|
|
|
}
|
2012-02-14 06:50:51 +08:00
|
|
|
|
2014-05-31 08:11:37 +08:00
|
|
|
// Instrument atomic memory accesses in any case (they can be used to
|
|
|
|
// implement synchronization).
|
2012-10-04 13:28:50 +08:00
|
|
|
if (ClInstrumentAtomics)
|
2014-05-30 02:40:48 +08:00
|
|
|
for (auto Inst : AtomicAccesses) {
|
2015-03-10 10:37:25 +08:00
|
|
|
Res |= instrumentAtomic(Inst, DL);
|
2012-10-04 13:28:50 +08:00
|
|
|
}
|
2012-04-27 15:31:53 +08:00
|
|
|
|
2014-05-31 08:11:37 +08:00
|
|
|
if (ClInstrumentMemIntrinsics && SanitizeFunction)
|
2014-05-30 02:40:48 +08:00
|
|
|
for (auto Inst : MemIntrinCalls) {
|
|
|
|
Res |= instrumentMemIntrinsic(Inst);
|
2013-03-28 19:21:13 +08:00
|
|
|
}
|
|
|
|
|
2012-02-14 06:50:51 +08:00
|
|
|
// Instrument function entry/exit points if there were instrumented accesses.
|
2012-10-04 13:28:50 +08:00
|
|
|
if ((Res || HasCalls) && ClInstrumentFuncEntryExit) {
|
2012-02-14 06:50:51 +08:00
|
|
|
IRBuilder<> IRB(F.getEntryBlock().getFirstNonPHI());
|
|
|
|
Value *ReturnAddress = IRB.CreateCall(
|
|
|
|
Intrinsic::getDeclaration(F.getParent(), Intrinsic::returnaddress),
|
|
|
|
IRB.getInt32(0));
|
|
|
|
IRB.CreateCall(TsanFuncEntry, ReturnAddress);
|
2014-05-30 02:40:48 +08:00
|
|
|
for (auto RetInst : RetVec) {
|
|
|
|
IRBuilder<> IRBRet(RetInst);
|
2015-05-19 06:13:54 +08:00
|
|
|
IRBRet.CreateCall(TsanFuncExit, {});
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
2012-03-27 01:35:03 +08:00
|
|
|
Res = true;
|
2012-02-14 06:50:51 +08:00
|
|
|
}
|
|
|
|
return Res;
|
|
|
|
}
|
|
|
|
|
2015-03-10 10:37:25 +08:00
|
|
|
bool ThreadSanitizer::instrumentLoadOrStore(Instruction *I,
|
|
|
|
const DataLayout &DL) {
|
2012-02-14 06:50:51 +08:00
|
|
|
IRBuilder<> IRB(I);
|
|
|
|
bool IsWrite = isa<StoreInst>(*I);
|
|
|
|
Value *Addr = IsWrite
|
|
|
|
? cast<StoreInst>(I)->getPointerOperand()
|
|
|
|
: cast<LoadInst>(I)->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
int Idx = getMemoryAccessFuncIndex(Addr, DL);
|
2012-04-27 15:31:53 +08:00
|
|
|
if (Idx < 0)
|
2012-02-14 06:50:51 +08:00
|
|
|
return false;
|
2012-03-27 01:35:03 +08:00
|
|
|
if (IsWrite && isVtableAccess(I)) {
|
2012-07-05 17:07:31 +08:00
|
|
|
DEBUG(dbgs() << " VPTR : " << *I << "\n");
|
2012-03-27 01:35:03 +08:00
|
|
|
Value *StoredValue = cast<StoreInst>(I)->getValueOperand();
|
2013-12-02 16:07:15 +08:00
|
|
|
// StoredValue may be a vector type if we are storing several vptrs at once.
|
|
|
|
// In this case, just take the first element of the vector since this is
|
|
|
|
// enough to find vptr races.
|
|
|
|
if (isa<VectorType>(StoredValue->getType()))
|
|
|
|
StoredValue = IRB.CreateExtractElement(
|
|
|
|
StoredValue, ConstantInt::get(IRB.getInt32Ty(), 0));
|
2013-12-05 23:03:02 +08:00
|
|
|
if (StoredValue->getType()->isIntegerTy())
|
|
|
|
StoredValue = IRB.CreateIntToPtr(StoredValue, IRB.getInt8PtrTy());
|
2012-07-05 17:07:31 +08:00
|
|
|
// Call TsanVptrUpdate.
|
2015-05-19 06:13:54 +08:00
|
|
|
IRB.CreateCall(TsanVptrUpdate,
|
|
|
|
{IRB.CreatePointerCast(Addr, IRB.getInt8PtrTy()),
|
|
|
|
IRB.CreatePointerCast(StoredValue, IRB.getInt8PtrTy())});
|
2012-04-23 16:44:59 +08:00
|
|
|
NumInstrumentedVtableWrites++;
|
2012-03-27 01:35:03 +08:00
|
|
|
return true;
|
|
|
|
}
|
2013-03-22 16:51:22 +08:00
|
|
|
if (!IsWrite && isVtableAccess(I)) {
|
|
|
|
IRB.CreateCall(TsanVptrLoad,
|
|
|
|
IRB.CreatePointerCast(Addr, IRB.getInt8PtrTy()));
|
|
|
|
NumInstrumentedVtableReads++;
|
|
|
|
return true;
|
|
|
|
}
|
2015-01-28 04:19:17 +08:00
|
|
|
const unsigned Alignment = IsWrite
|
|
|
|
? cast<StoreInst>(I)->getAlignment()
|
|
|
|
: cast<LoadInst>(I)->getAlignment();
|
|
|
|
Type *OrigTy = cast<PointerType>(Addr->getType())->getElementType();
|
2015-03-10 10:37:25 +08:00
|
|
|
const uint32_t TypeSize = DL.getTypeStoreSizeInBits(OrigTy);
|
2015-01-28 04:19:17 +08:00
|
|
|
Value *OnAccessFunc = nullptr;
|
|
|
|
if (Alignment == 0 || Alignment >= 8 || (Alignment % (TypeSize / 8)) == 0)
|
|
|
|
OnAccessFunc = IsWrite ? TsanWrite[Idx] : TsanRead[Idx];
|
|
|
|
else
|
|
|
|
OnAccessFunc = IsWrite ? TsanUnalignedWrite[Idx] : TsanUnalignedRead[Idx];
|
2012-02-14 06:50:51 +08:00
|
|
|
IRB.CreateCall(OnAccessFunc, IRB.CreatePointerCast(Addr, IRB.getInt8PtrTy()));
|
2012-04-23 16:44:59 +08:00
|
|
|
if (IsWrite) NumInstrumentedWrites++;
|
|
|
|
else NumInstrumentedReads++;
|
2012-02-14 06:50:51 +08:00
|
|
|
return true;
|
|
|
|
}
|
2012-04-27 15:31:53 +08:00
|
|
|
|
|
|
|
static ConstantInt *createOrdering(IRBuilder<> *IRB, AtomicOrdering ord) {
|
|
|
|
uint32_t v = 0;
|
|
|
|
switch (ord) {
|
2015-01-05 18:15:49 +08:00
|
|
|
case NotAtomic: llvm_unreachable("unexpected atomic ordering!");
|
2012-04-27 15:31:53 +08:00
|
|
|
case Unordered: // Fall-through.
|
2012-11-09 22:12:16 +08:00
|
|
|
case Monotonic: v = 0; break;
|
2012-11-26 22:55:26 +08:00
|
|
|
// case Consume: v = 1; break; // Not specified yet.
|
2012-11-09 22:12:16 +08:00
|
|
|
case Acquire: v = 2; break;
|
|
|
|
case Release: v = 3; break;
|
|
|
|
case AcquireRelease: v = 4; break;
|
|
|
|
case SequentiallyConsistent: v = 5; break;
|
2012-04-27 15:31:53 +08:00
|
|
|
}
|
2012-11-09 22:12:16 +08:00
|
|
|
return IRB->getInt32(v);
|
2012-04-27 15:31:53 +08:00
|
|
|
}
|
|
|
|
|
2013-03-28 19:21:13 +08:00
|
|
|
// If a memset intrinsic gets inlined by the code gen, we will miss races on it.
|
|
|
|
// So, we either need to ensure the intrinsic is not inlined, or instrument it.
|
|
|
|
// We do not instrument memset/memmove/memcpy intrinsics (too complicated),
|
|
|
|
// instead we simply replace them with regular function calls, which are then
|
|
|
|
// intercepted by the run-time.
|
|
|
|
// Since tsan is running after everyone else, the calls should not be
|
|
|
|
// replaced back with intrinsics. If that becomes wrong at some point,
|
|
|
|
// we will need to call e.g. __tsan_memset to avoid the intrinsics.
|
|
|
|
bool ThreadSanitizer::instrumentMemIntrinsic(Instruction *I) {
|
|
|
|
IRBuilder<> IRB(I);
|
|
|
|
if (MemSetInst *M = dyn_cast<MemSetInst>(I)) {
|
2015-05-19 06:13:54 +08:00
|
|
|
IRB.CreateCall(
|
|
|
|
MemsetFn,
|
|
|
|
{IRB.CreatePointerCast(M->getArgOperand(0), IRB.getInt8PtrTy()),
|
|
|
|
IRB.CreateIntCast(M->getArgOperand(1), IRB.getInt32Ty(), false),
|
|
|
|
IRB.CreateIntCast(M->getArgOperand(2), IntptrTy, false)});
|
2013-03-28 19:21:13 +08:00
|
|
|
I->eraseFromParent();
|
|
|
|
} else if (MemTransferInst *M = dyn_cast<MemTransferInst>(I)) {
|
2015-05-19 06:13:54 +08:00
|
|
|
IRB.CreateCall(
|
|
|
|
isa<MemCpyInst>(M) ? MemcpyFn : MemmoveFn,
|
|
|
|
{IRB.CreatePointerCast(M->getArgOperand(0), IRB.getInt8PtrTy()),
|
|
|
|
IRB.CreatePointerCast(M->getArgOperand(1), IRB.getInt8PtrTy()),
|
|
|
|
IRB.CreateIntCast(M->getArgOperand(2), IntptrTy, false)});
|
2013-03-28 19:21:13 +08:00
|
|
|
I->eraseFromParent();
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2016-03-08 07:16:23 +08:00
|
|
|
static Value *createIntOrPtrToIntCast(Value *V, Type* Ty, IRBuilder<> &IRB) {
|
|
|
|
return isa<PointerType>(V->getType()) ?
|
|
|
|
IRB.CreatePtrToInt(V, Ty) : IRB.CreateIntCast(V, Ty, false);
|
|
|
|
}
|
|
|
|
|
2012-11-26 19:36:19 +08:00
|
|
|
// Both llvm and ThreadSanitizer atomic operations are based on C++11/C1x
|
2014-01-25 01:20:08 +08:00
|
|
|
// standards. For background see C++11 standard. A slightly older, publicly
|
2012-11-26 19:36:19 +08:00
|
|
|
// available draft of the standard (not entirely up-to-date, but close enough
|
|
|
|
// for casual browsing) is available here:
|
2012-11-27 00:27:22 +08:00
|
|
|
// http://www.open-std.org/jtc1/sc22/wg21/docs/papers/2011/n3242.pdf
|
2012-11-26 19:36:19 +08:00
|
|
|
// The following page contains more background information:
|
|
|
|
// http://www.hpl.hp.com/personal/Hans_Boehm/c++mm/
|
|
|
|
|
2015-03-10 10:37:25 +08:00
|
|
|
bool ThreadSanitizer::instrumentAtomic(Instruction *I, const DataLayout &DL) {
|
2012-04-27 15:31:53 +08:00
|
|
|
IRBuilder<> IRB(I);
|
|
|
|
if (LoadInst *LI = dyn_cast<LoadInst>(I)) {
|
|
|
|
Value *Addr = LI->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
int Idx = getMemoryAccessFuncIndex(Addr, DL);
|
2012-04-27 15:31:53 +08:00
|
|
|
if (Idx < 0)
|
|
|
|
return false;
|
2015-08-16 03:06:14 +08:00
|
|
|
const unsigned ByteSize = 1U << Idx;
|
|
|
|
const unsigned BitSize = ByteSize * 8;
|
2012-04-27 15:31:53 +08:00
|
|
|
Type *Ty = Type::getIntNTy(IRB.getContext(), BitSize);
|
2012-10-25 01:25:11 +08:00
|
|
|
Type *PtrTy = Ty->getPointerTo();
|
2012-04-27 15:31:53 +08:00
|
|
|
Value *Args[] = {IRB.CreatePointerCast(Addr, PtrTy),
|
|
|
|
createOrdering(&IRB, LI->getOrdering())};
|
2016-03-08 07:16:23 +08:00
|
|
|
Type *OrigTy = cast<PointerType>(Addr->getType())->getElementType();
|
|
|
|
if (Ty == OrigTy) {
|
|
|
|
Instruction *C = CallInst::Create(TsanAtomicLoad[Idx], Args);
|
|
|
|
ReplaceInstWithInst(I, C);
|
|
|
|
} else {
|
|
|
|
// We are loading a pointer, so we need to cast the return value.
|
|
|
|
Value *C = IRB.CreateCall(TsanAtomicLoad[Idx], Args);
|
|
|
|
Instruction *Cast = CastInst::Create(Instruction::IntToPtr, C, OrigTy);
|
|
|
|
ReplaceInstWithInst(I, Cast);
|
|
|
|
}
|
2012-04-27 15:31:53 +08:00
|
|
|
} else if (StoreInst *SI = dyn_cast<StoreInst>(I)) {
|
|
|
|
Value *Addr = SI->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
int Idx = getMemoryAccessFuncIndex(Addr, DL);
|
2012-04-27 15:31:53 +08:00
|
|
|
if (Idx < 0)
|
|
|
|
return false;
|
2015-08-16 03:06:14 +08:00
|
|
|
const unsigned ByteSize = 1U << Idx;
|
|
|
|
const unsigned BitSize = ByteSize * 8;
|
2012-04-27 15:31:53 +08:00
|
|
|
Type *Ty = Type::getIntNTy(IRB.getContext(), BitSize);
|
2012-10-25 01:25:11 +08:00
|
|
|
Type *PtrTy = Ty->getPointerTo();
|
2012-04-27 15:31:53 +08:00
|
|
|
Value *Args[] = {IRB.CreatePointerCast(Addr, PtrTy),
|
2016-03-08 07:16:23 +08:00
|
|
|
createIntOrPtrToIntCast(SI->getValueOperand(), Ty, IRB),
|
2012-04-27 15:31:53 +08:00
|
|
|
createOrdering(&IRB, SI->getOrdering())};
|
2014-08-27 13:25:25 +08:00
|
|
|
CallInst *C = CallInst::Create(TsanAtomicStore[Idx], Args);
|
2012-04-27 15:31:53 +08:00
|
|
|
ReplaceInstWithInst(I, C);
|
2012-11-09 20:55:36 +08:00
|
|
|
} else if (AtomicRMWInst *RMWI = dyn_cast<AtomicRMWInst>(I)) {
|
|
|
|
Value *Addr = RMWI->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
int Idx = getMemoryAccessFuncIndex(Addr, DL);
|
2012-11-09 20:55:36 +08:00
|
|
|
if (Idx < 0)
|
|
|
|
return false;
|
|
|
|
Function *F = TsanAtomicRMW[RMWI->getOperation()][Idx];
|
2014-04-25 13:29:35 +08:00
|
|
|
if (!F)
|
2012-11-09 20:55:36 +08:00
|
|
|
return false;
|
2015-08-16 03:06:14 +08:00
|
|
|
const unsigned ByteSize = 1U << Idx;
|
|
|
|
const unsigned BitSize = ByteSize * 8;
|
2012-11-09 20:55:36 +08:00
|
|
|
Type *Ty = Type::getIntNTy(IRB.getContext(), BitSize);
|
|
|
|
Type *PtrTy = Ty->getPointerTo();
|
|
|
|
Value *Args[] = {IRB.CreatePointerCast(Addr, PtrTy),
|
|
|
|
IRB.CreateIntCast(RMWI->getValOperand(), Ty, false),
|
|
|
|
createOrdering(&IRB, RMWI->getOrdering())};
|
2014-08-27 13:25:25 +08:00
|
|
|
CallInst *C = CallInst::Create(F, Args);
|
2012-11-09 20:55:36 +08:00
|
|
|
ReplaceInstWithInst(I, C);
|
|
|
|
} else if (AtomicCmpXchgInst *CASI = dyn_cast<AtomicCmpXchgInst>(I)) {
|
|
|
|
Value *Addr = CASI->getPointerOperand();
|
2015-03-10 10:37:25 +08:00
|
|
|
int Idx = getMemoryAccessFuncIndex(Addr, DL);
|
2012-11-09 20:55:36 +08:00
|
|
|
if (Idx < 0)
|
|
|
|
return false;
|
2015-08-16 03:06:14 +08:00
|
|
|
const unsigned ByteSize = 1U << Idx;
|
|
|
|
const unsigned BitSize = ByteSize * 8;
|
2012-11-09 20:55:36 +08:00
|
|
|
Type *Ty = Type::getIntNTy(IRB.getContext(), BitSize);
|
|
|
|
Type *PtrTy = Ty->getPointerTo();
|
2016-03-08 07:16:23 +08:00
|
|
|
Value *CmpOperand =
|
|
|
|
createIntOrPtrToIntCast(CASI->getCompareOperand(), Ty, IRB);
|
|
|
|
Value *NewOperand =
|
|
|
|
createIntOrPtrToIntCast(CASI->getNewValOperand(), Ty, IRB);
|
2012-11-09 20:55:36 +08:00
|
|
|
Value *Args[] = {IRB.CreatePointerCast(Addr, PtrTy),
|
2016-03-08 07:16:23 +08:00
|
|
|
CmpOperand,
|
|
|
|
NewOperand,
|
2014-03-11 18:48:52 +08:00
|
|
|
createOrdering(&IRB, CASI->getSuccessOrdering()),
|
|
|
|
createOrdering(&IRB, CASI->getFailureOrdering())};
|
IR: add "cmpxchg weak" variant to support permitted failure.
This commit adds a weak variant of the cmpxchg operation, as described
in C++11. A cmpxchg instruction with this modifier is permitted to
fail to store, even if the comparison indicated it should.
As a result, cmpxchg instructions must return a flag indicating
success in addition to their original iN value loaded. Thus, for
uniformity *all* cmpxchg instructions now return "{ iN, i1 }". The
second flag is 1 when the store succeeded.
At the DAG level, a new ATOMIC_CMP_SWAP_WITH_SUCCESS node has been
added as the natural representation for the new cmpxchg instructions.
It is a strong cmpxchg.
By default this gets Expanded to the existing ATOMIC_CMP_SWAP during
Legalization, so existing backends should see no change in behaviour.
If they wish to deal with the enhanced node instead, they can call
setOperationAction on it. Beware: as a node with 2 results, it cannot
be selected from TableGen.
Currently, no use is made of the extra information provided in this
patch. Test updates are almost entirely adapting the input IR to the
new scheme.
Summary for out of tree users:
------------------------------
+ Legacy Bitcode files are upgraded during read.
+ Legacy assembly IR files will be invalid.
+ Front-ends must adapt to different type for "cmpxchg".
+ Backends should be unaffected by default.
llvm-svn: 210903
2014-06-13 22:24:07 +08:00
|
|
|
CallInst *C = IRB.CreateCall(TsanAtomicCAS[Idx], Args);
|
2016-03-08 07:16:23 +08:00
|
|
|
Value *Success = IRB.CreateICmpEQ(C, CmpOperand);
|
|
|
|
Value *OldVal = C;
|
|
|
|
Type *OrigOldValTy = CASI->getNewValOperand()->getType();
|
|
|
|
if (Ty != OrigOldValTy) {
|
|
|
|
// The value is a pointer, so we need to cast the return value.
|
|
|
|
OldVal = IRB.CreateIntToPtr(C, OrigOldValTy);
|
|
|
|
}
|
IR: add "cmpxchg weak" variant to support permitted failure.
This commit adds a weak variant of the cmpxchg operation, as described
in C++11. A cmpxchg instruction with this modifier is permitted to
fail to store, even if the comparison indicated it should.
As a result, cmpxchg instructions must return a flag indicating
success in addition to their original iN value loaded. Thus, for
uniformity *all* cmpxchg instructions now return "{ iN, i1 }". The
second flag is 1 when the store succeeded.
At the DAG level, a new ATOMIC_CMP_SWAP_WITH_SUCCESS node has been
added as the natural representation for the new cmpxchg instructions.
It is a strong cmpxchg.
By default this gets Expanded to the existing ATOMIC_CMP_SWAP during
Legalization, so existing backends should see no change in behaviour.
If they wish to deal with the enhanced node instead, they can call
setOperationAction on it. Beware: as a node with 2 results, it cannot
be selected from TableGen.
Currently, no use is made of the extra information provided in this
patch. Test updates are almost entirely adapting the input IR to the
new scheme.
Summary for out of tree users:
------------------------------
+ Legacy Bitcode files are upgraded during read.
+ Legacy assembly IR files will be invalid.
+ Front-ends must adapt to different type for "cmpxchg".
+ Backends should be unaffected by default.
llvm-svn: 210903
2014-06-13 22:24:07 +08:00
|
|
|
|
2016-03-08 07:16:23 +08:00
|
|
|
Value *Res =
|
|
|
|
IRB.CreateInsertValue(UndefValue::get(CASI->getType()), OldVal, 0);
|
IR: add "cmpxchg weak" variant to support permitted failure.
This commit adds a weak variant of the cmpxchg operation, as described
in C++11. A cmpxchg instruction with this modifier is permitted to
fail to store, even if the comparison indicated it should.
As a result, cmpxchg instructions must return a flag indicating
success in addition to their original iN value loaded. Thus, for
uniformity *all* cmpxchg instructions now return "{ iN, i1 }". The
second flag is 1 when the store succeeded.
At the DAG level, a new ATOMIC_CMP_SWAP_WITH_SUCCESS node has been
added as the natural representation for the new cmpxchg instructions.
It is a strong cmpxchg.
By default this gets Expanded to the existing ATOMIC_CMP_SWAP during
Legalization, so existing backends should see no change in behaviour.
If they wish to deal with the enhanced node instead, they can call
setOperationAction on it. Beware: as a node with 2 results, it cannot
be selected from TableGen.
Currently, no use is made of the extra information provided in this
patch. Test updates are almost entirely adapting the input IR to the
new scheme.
Summary for out of tree users:
------------------------------
+ Legacy Bitcode files are upgraded during read.
+ Legacy assembly IR files will be invalid.
+ Front-ends must adapt to different type for "cmpxchg".
+ Backends should be unaffected by default.
llvm-svn: 210903
2014-06-13 22:24:07 +08:00
|
|
|
Res = IRB.CreateInsertValue(Res, Success, 1);
|
|
|
|
|
|
|
|
I->replaceAllUsesWith(Res);
|
|
|
|
I->eraseFromParent();
|
2012-11-09 20:55:36 +08:00
|
|
|
} else if (FenceInst *FI = dyn_cast<FenceInst>(I)) {
|
|
|
|
Value *Args[] = {createOrdering(&IRB, FI->getOrdering())};
|
|
|
|
Function *F = FI->getSynchScope() == SingleThread ?
|
|
|
|
TsanAtomicSignalFence : TsanAtomicThreadFence;
|
2014-08-27 13:25:25 +08:00
|
|
|
CallInst *C = CallInst::Create(F, Args);
|
2012-11-09 20:55:36 +08:00
|
|
|
ReplaceInstWithInst(I, C);
|
2012-04-27 15:31:53 +08:00
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-03-10 10:37:25 +08:00
|
|
|
int ThreadSanitizer::getMemoryAccessFuncIndex(Value *Addr,
|
|
|
|
const DataLayout &DL) {
|
2012-04-27 15:31:53 +08:00
|
|
|
Type *OrigPtrTy = Addr->getType();
|
|
|
|
Type *OrigTy = cast<PointerType>(OrigPtrTy)->getElementType();
|
|
|
|
assert(OrigTy->isSized());
|
2015-03-10 10:37:25 +08:00
|
|
|
uint32_t TypeSize = DL.getTypeStoreSizeInBits(OrigTy);
|
2012-04-27 15:31:53 +08:00
|
|
|
if (TypeSize != 8 && TypeSize != 16 &&
|
|
|
|
TypeSize != 32 && TypeSize != 64 && TypeSize != 128) {
|
|
|
|
NumAccessesWithBadSize++;
|
|
|
|
// Ignore all unusual sizes.
|
|
|
|
return -1;
|
|
|
|
}
|
2013-05-25 06:23:49 +08:00
|
|
|
size_t Idx = countTrailingZeros(TypeSize / 8);
|
2012-04-27 15:31:53 +08:00
|
|
|
assert(Idx < kNumberOfAccessSizes);
|
|
|
|
return Idx;
|
|
|
|
}
|