2012-12-12 05:25:42 +08:00
|
|
|
//===- SIMachineFunctionInfo.h - SIMachineFunctionInfo interface -*- C++ -*-==//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
/// \file
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2016-03-11 16:00:27 +08:00
|
|
|
#ifndef LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
|
|
|
|
#define LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2013-04-02 05:47:53 +08:00
|
|
|
#include "AMDGPUMachineFunction.h"
|
2014-09-24 09:33:17 +08:00
|
|
|
#include "SIRegisterInfo.h"
|
2017-01-21 08:53:49 +08:00
|
|
|
#include "llvm/CodeGen/PseudoSourceValue.h"
|
|
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2016-06-27 18:26:43 +08:00
|
|
|
#include <array>
|
2017-01-21 08:53:49 +08:00
|
|
|
#include <cassert>
|
2013-11-28 05:23:35 +08:00
|
|
|
#include <map>
|
2017-01-21 08:53:49 +08:00
|
|
|
#include <utility>
|
2012-12-12 05:25:42 +08:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
2016-12-20 23:52:17 +08:00
|
|
|
class AMDGPUImagePseudoSourceValue : public PseudoSourceValue {
|
|
|
|
public:
|
|
|
|
explicit AMDGPUImagePseudoSourceValue() :
|
|
|
|
PseudoSourceValue(PseudoSourceValue::TargetCustom) { }
|
|
|
|
|
|
|
|
bool isConstant(const MachineFrameInfo *) const override {
|
|
|
|
// This should probably be true for most images, but we will start by being
|
|
|
|
// conservative.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool isAliased(const MachineFrameInfo *) const override {
|
|
|
|
// FIXME: If we ever change image intrinsics to accept fat pointers, then
|
|
|
|
// this could be true for some cases.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool mayAlias(const MachineFrameInfo*) const override {
|
|
|
|
// FIXME: If we ever change image intrinsics to accept fat pointers, then
|
|
|
|
// this could be true for some cases.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2016-12-21 01:19:44 +08:00
|
|
|
class AMDGPUBufferPseudoSourceValue : public PseudoSourceValue {
|
|
|
|
public:
|
|
|
|
explicit AMDGPUBufferPseudoSourceValue() :
|
|
|
|
PseudoSourceValue(PseudoSourceValue::TargetCustom) { }
|
|
|
|
|
|
|
|
bool isConstant(const MachineFrameInfo *) const override {
|
|
|
|
// This should probably be true for most images, but we will start by being
|
|
|
|
// conservative.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool isAliased(const MachineFrameInfo *) const override {
|
|
|
|
// FIXME: If we ever change image intrinsics to accept fat pointers, then
|
|
|
|
// this could be true for some cases.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool mayAlias(const MachineFrameInfo*) const override {
|
|
|
|
// FIXME: If we ever change image intrinsics to accept fat pointers, then
|
|
|
|
// this could be true for some cases.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
};
|
2016-12-20 23:52:17 +08:00
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
/// This class keeps track of the SPI_SP_INPUT_ADDR config register, which
|
|
|
|
/// tells the hardware which interpolation parameters to load.
|
2016-03-11 16:00:27 +08:00
|
|
|
class SIMachineFunctionInfo final : public AMDGPUMachineFunction {
|
2015-12-01 05:16:03 +08:00
|
|
|
// FIXME: This should be removed and getPreloadedValue moved here.
|
2016-08-30 04:42:07 +08:00
|
|
|
friend class SIRegisterInfo;
|
2014-09-24 09:33:17 +08:00
|
|
|
|
|
|
|
unsigned TIDReg;
|
2015-12-01 05:16:03 +08:00
|
|
|
|
|
|
|
// Registers that may be reserved for spilling purposes. These may be the same
|
|
|
|
// as the input registers.
|
2015-11-26 04:55:12 +08:00
|
|
|
unsigned ScratchRSrcReg;
|
2015-12-01 05:16:03 +08:00
|
|
|
unsigned ScratchWaveOffsetReg;
|
|
|
|
|
2017-01-25 09:25:13 +08:00
|
|
|
// Input registers for non-HSA ABI
|
|
|
|
unsigned PrivateMemoryPtrUserSGPR;
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
// Input registers setup for the HSA ABI.
|
|
|
|
// User SGPRs in allocation order.
|
|
|
|
unsigned PrivateSegmentBufferUserSGPR;
|
|
|
|
unsigned DispatchPtrUserSGPR;
|
|
|
|
unsigned QueuePtrUserSGPR;
|
|
|
|
unsigned KernargSegmentPtrUserSGPR;
|
|
|
|
unsigned DispatchIDUserSGPR;
|
|
|
|
unsigned FlatScratchInitUserSGPR;
|
|
|
|
unsigned PrivateSegmentSizeUserSGPR;
|
|
|
|
unsigned GridWorkGroupCountXUserSGPR;
|
|
|
|
unsigned GridWorkGroupCountYUserSGPR;
|
|
|
|
unsigned GridWorkGroupCountZUserSGPR;
|
|
|
|
|
|
|
|
// System SGPRs in allocation order.
|
|
|
|
unsigned WorkGroupIDXSystemSGPR;
|
|
|
|
unsigned WorkGroupIDYSystemSGPR;
|
|
|
|
unsigned WorkGroupIDZSystemSGPR;
|
|
|
|
unsigned WorkGroupInfoSystemSGPR;
|
|
|
|
unsigned PrivateSegmentWaveByteOffsetSystemSGPR;
|
2015-11-26 04:55:12 +08:00
|
|
|
|
2016-01-13 19:45:36 +08:00
|
|
|
// Graphics info.
|
|
|
|
unsigned PSInputAddr;
|
2016-01-14 01:23:09 +08:00
|
|
|
bool ReturnsVoid;
|
2016-01-13 19:45:36 +08:00
|
|
|
|
2016-09-07 04:22:28 +08:00
|
|
|
// A pair of default/requested minimum/maximum flat work group sizes.
|
|
|
|
// Minimum - first, maximum - second.
|
|
|
|
std::pair<unsigned, unsigned> FlatWorkGroupSizes;
|
|
|
|
|
|
|
|
// A pair of default/requested minimum/maximum number of waves per execution
|
|
|
|
// unit. Minimum - first, maximum - second.
|
|
|
|
std::pair<unsigned, unsigned> WavesPerEU;
|
AMDGPU: allow specifying a workgroup size that needs to fit in a compute unit
Summary:
For GL_ARB_compute_shader we need to support workgroup sizes of at least 1024. However, if we want to allow large workgroup sizes, we may need to use less registers, as we have to run more waves per SIMD.
This patch adds an attribute to specify the maximum work group size the compiled program needs to support. It defaults, to 256, as that has no wave restrictions.
Reducing the number of registers available is done similarly to how the registers were reserved for chips with the sgpr init bug.
Reviewers: mareko, arsenm, tstellarAMD, nhaehnle
Subscribers: FireBurn, kerberizer, llvm-commits, arsenm
Differential Revision: http://reviews.llvm.org/D18340
Patch By: Bas Nieuwenhuizen
llvm-svn: 266337
2016-04-15 00:27:07 +08:00
|
|
|
|
2016-06-25 11:11:28 +08:00
|
|
|
// Stack object indices for work group IDs.
|
2016-06-27 18:26:43 +08:00
|
|
|
std::array<int, 3> DebuggerWorkGroupIDStackObjectIndices;
|
2016-06-25 11:11:28 +08:00
|
|
|
// Stack object indices for work item IDs.
|
2016-06-27 18:26:43 +08:00
|
|
|
std::array<int, 3> DebuggerWorkItemIDStackObjectIndices;
|
2016-04-27 01:24:40 +08:00
|
|
|
|
2016-12-21 01:19:44 +08:00
|
|
|
AMDGPUBufferPseudoSourceValue BufferPSV;
|
2016-12-21 01:26:34 +08:00
|
|
|
AMDGPUImagePseudoSourceValue ImagePSV;
|
2016-12-20 23:52:17 +08:00
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
public:
|
|
|
|
// FIXME: Make private
|
|
|
|
unsigned LDSWaveSpillSize;
|
2016-01-13 19:45:36 +08:00
|
|
|
unsigned PSInputEna;
|
2017-02-22 03:12:08 +08:00
|
|
|
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
unsigned ScratchOffsetReg;
|
|
|
|
unsigned NumUserSGPRs;
|
2015-12-01 05:16:03 +08:00
|
|
|
unsigned NumSystemSGPRs;
|
2015-11-26 04:55:12 +08:00
|
|
|
|
|
|
|
private:
|
2015-11-05 13:27:10 +08:00
|
|
|
bool HasSpilledSGPRs;
|
2015-01-14 23:42:31 +08:00
|
|
|
bool HasSpilledVGPRs;
|
2016-02-12 14:31:30 +08:00
|
|
|
bool HasNonSpillStackObjects;
|
2014-09-24 09:33:17 +08:00
|
|
|
|
2016-07-14 01:35:15 +08:00
|
|
|
unsigned NumSpilledSGPRs;
|
|
|
|
unsigned NumSpilledVGPRs;
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
// Feature bits required for inputs passed in user SGPRs.
|
|
|
|
bool PrivateSegmentBuffer : 1;
|
2015-11-26 04:55:12 +08:00
|
|
|
bool DispatchPtr : 1;
|
|
|
|
bool QueuePtr : 1;
|
|
|
|
bool KernargSegmentPtr : 1;
|
2016-07-23 01:01:30 +08:00
|
|
|
bool DispatchID : 1;
|
2015-11-26 04:55:12 +08:00
|
|
|
bool FlatScratchInit : 1;
|
|
|
|
bool GridWorkgroupCountX : 1;
|
|
|
|
bool GridWorkgroupCountY : 1;
|
|
|
|
bool GridWorkgroupCountZ : 1;
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
// Feature bits required for inputs passed in system SGPRs.
|
2015-11-26 04:55:12 +08:00
|
|
|
bool WorkGroupIDX : 1; // Always initialized.
|
|
|
|
bool WorkGroupIDY : 1;
|
|
|
|
bool WorkGroupIDZ : 1;
|
|
|
|
bool WorkGroupInfo : 1;
|
2015-12-01 05:16:03 +08:00
|
|
|
bool PrivateSegmentWaveByteOffset : 1;
|
2015-11-26 04:55:12 +08:00
|
|
|
|
|
|
|
bool WorkItemIDX : 1; // Always initialized.
|
|
|
|
bool WorkItemIDY : 1;
|
|
|
|
bool WorkItemIDZ : 1;
|
2013-11-28 05:23:35 +08:00
|
|
|
|
2017-01-25 09:25:13 +08:00
|
|
|
// Private memory buffer
|
|
|
|
// Compute directly in sgpr[0:1]
|
|
|
|
// Other shaders indirect 64-bits at sgpr[0:1]
|
|
|
|
bool PrivateMemoryInputPtr : 1;
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
MCPhysReg getNextUserSGPR() const {
|
|
|
|
assert(NumSystemSGPRs == 0 && "System SGPRs must be added after user SGPRs");
|
|
|
|
return AMDGPU::SGPR0 + NumUserSGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
MCPhysReg getNextSystemSGPR() const {
|
|
|
|
return AMDGPU::SGPR0 + NumUserSGPRs + NumSystemSGPRs;
|
|
|
|
}
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
public:
|
2013-11-28 05:23:35 +08:00
|
|
|
struct SpilledReg {
|
2017-01-21 08:53:49 +08:00
|
|
|
unsigned VGPR = AMDGPU::NoRegister;
|
|
|
|
int Lane = -1;
|
|
|
|
|
|
|
|
SpilledReg() = default;
|
2013-11-28 05:23:35 +08:00
|
|
|
SpilledReg(unsigned R, int L) : VGPR (R), Lane (L) { }
|
2017-01-21 08:53:49 +08:00
|
|
|
|
2013-11-28 05:23:35 +08:00
|
|
|
bool hasLane() { return Lane != -1;}
|
2016-03-05 02:31:18 +08:00
|
|
|
bool hasReg() { return VGPR != AMDGPU::NoRegister;}
|
2013-11-28 05:23:35 +08:00
|
|
|
};
|
|
|
|
|
2017-02-22 03:12:08 +08:00
|
|
|
private:
|
|
|
|
// SGPR->VGPR spilling support.
|
|
|
|
typedef std::pair<unsigned, unsigned> SpillRegMask;
|
|
|
|
|
|
|
|
// Track VGPR + wave index for each subregister of the SGPR spilled to
|
|
|
|
// frameindex key.
|
|
|
|
DenseMap<int, std::vector<SpilledReg>> SGPRToVGPRSpills;
|
|
|
|
unsigned NumVGPRSpillLanes = 0;
|
|
|
|
SmallVector<unsigned, 2> SpillVGPRs;
|
|
|
|
|
|
|
|
public:
|
2013-11-28 05:23:35 +08:00
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
SIMachineFunctionInfo(const MachineFunction &MF);
|
2017-01-21 08:53:49 +08:00
|
|
|
|
2017-02-22 03:12:08 +08:00
|
|
|
ArrayRef<SpilledReg> getSGPRToVGPRSpills(int FrameIndex) const {
|
|
|
|
auto I = SGPRToVGPRSpills.find(FrameIndex);
|
|
|
|
return (I == SGPRToVGPRSpills.end()) ?
|
|
|
|
ArrayRef<SpilledReg>() : makeArrayRef(I->second);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool allocateSGPRSpillToVGPR(MachineFunction &MF, int FI);
|
|
|
|
void removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI);
|
|
|
|
|
2014-09-24 09:33:17 +08:00
|
|
|
bool hasCalculatedTID() const { return TIDReg != AMDGPU::NoRegister; };
|
|
|
|
unsigned getTIDReg() const { return TIDReg; };
|
|
|
|
void setTIDReg(unsigned Reg) { TIDReg = Reg; }
|
2015-11-05 13:27:10 +08:00
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
// Add user SGPRs.
|
|
|
|
unsigned addPrivateSegmentBuffer(const SIRegisterInfo &TRI);
|
|
|
|
unsigned addDispatchPtr(const SIRegisterInfo &TRI);
|
|
|
|
unsigned addQueuePtr(const SIRegisterInfo &TRI);
|
|
|
|
unsigned addKernargSegmentPtr(const SIRegisterInfo &TRI);
|
2016-07-23 01:01:30 +08:00
|
|
|
unsigned addDispatchID(const SIRegisterInfo &TRI);
|
2016-02-12 14:31:30 +08:00
|
|
|
unsigned addFlatScratchInit(const SIRegisterInfo &TRI);
|
2017-01-25 09:25:13 +08:00
|
|
|
unsigned addPrivateMemoryPtr(const SIRegisterInfo &TRI);
|
2015-12-01 05:16:03 +08:00
|
|
|
|
|
|
|
// Add system SGPRs.
|
|
|
|
unsigned addWorkGroupIDX() {
|
|
|
|
WorkGroupIDXSystemSGPR = getNextSystemSGPR();
|
|
|
|
NumSystemSGPRs += 1;
|
|
|
|
return WorkGroupIDXSystemSGPR;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned addWorkGroupIDY() {
|
|
|
|
WorkGroupIDYSystemSGPR = getNextSystemSGPR();
|
|
|
|
NumSystemSGPRs += 1;
|
|
|
|
return WorkGroupIDYSystemSGPR;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned addWorkGroupIDZ() {
|
|
|
|
WorkGroupIDZSystemSGPR = getNextSystemSGPR();
|
|
|
|
NumSystemSGPRs += 1;
|
|
|
|
return WorkGroupIDZSystemSGPR;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned addWorkGroupInfo() {
|
|
|
|
WorkGroupInfoSystemSGPR = getNextSystemSGPR();
|
|
|
|
NumSystemSGPRs += 1;
|
|
|
|
return WorkGroupInfoSystemSGPR;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned addPrivateSegmentWaveByteOffset() {
|
|
|
|
PrivateSegmentWaveByteOffsetSystemSGPR = getNextSystemSGPR();
|
|
|
|
NumSystemSGPRs += 1;
|
|
|
|
return PrivateSegmentWaveByteOffsetSystemSGPR;
|
|
|
|
}
|
|
|
|
|
2016-04-15 00:27:03 +08:00
|
|
|
void setPrivateSegmentWaveByteOffset(unsigned Reg) {
|
|
|
|
PrivateSegmentWaveByteOffsetSystemSGPR = Reg;
|
|
|
|
}
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
bool hasPrivateSegmentBuffer() const {
|
|
|
|
return PrivateSegmentBuffer;
|
|
|
|
}
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
bool hasDispatchPtr() const {
|
|
|
|
return DispatchPtr;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasQueuePtr() const {
|
|
|
|
return QueuePtr;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasKernargSegmentPtr() const {
|
|
|
|
return KernargSegmentPtr;
|
|
|
|
}
|
|
|
|
|
2016-07-23 01:01:30 +08:00
|
|
|
bool hasDispatchID() const {
|
|
|
|
return DispatchID;
|
|
|
|
}
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
bool hasFlatScratchInit() const {
|
|
|
|
return FlatScratchInit;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasGridWorkgroupCountX() const {
|
|
|
|
return GridWorkgroupCountX;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasGridWorkgroupCountY() const {
|
|
|
|
return GridWorkgroupCountY;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasGridWorkgroupCountZ() const {
|
|
|
|
return GridWorkgroupCountZ;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkGroupIDX() const {
|
|
|
|
return WorkGroupIDX;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkGroupIDY() const {
|
|
|
|
return WorkGroupIDY;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkGroupIDZ() const {
|
|
|
|
return WorkGroupIDZ;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkGroupInfo() const {
|
|
|
|
return WorkGroupInfo;
|
|
|
|
}
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
bool hasPrivateSegmentWaveByteOffset() const {
|
|
|
|
return PrivateSegmentWaveByteOffset;
|
|
|
|
}
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
bool hasWorkItemIDX() const {
|
|
|
|
return WorkItemIDX;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkItemIDY() const {
|
|
|
|
return WorkItemIDY;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasWorkItemIDZ() const {
|
|
|
|
return WorkItemIDZ;
|
|
|
|
}
|
|
|
|
|
2017-01-25 09:25:13 +08:00
|
|
|
bool hasPrivateMemoryInputPtr() const {
|
|
|
|
return PrivateMemoryInputPtr;
|
|
|
|
}
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
unsigned getNumUserSGPRs() const {
|
|
|
|
return NumUserSGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned getNumPreloadedSGPRs() const {
|
|
|
|
return NumUserSGPRs + NumSystemSGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned getPrivateSegmentWaveByteOffsetSystemSGPR() const {
|
|
|
|
return PrivateSegmentWaveByteOffsetSystemSGPR;
|
|
|
|
}
|
|
|
|
|
2015-11-26 04:55:12 +08:00
|
|
|
/// \brief Returns the physical register reserved for use as the resource
|
|
|
|
/// descriptor for scratch accesses.
|
|
|
|
unsigned getScratchRSrcReg() const {
|
|
|
|
return ScratchRSrcReg;
|
|
|
|
}
|
|
|
|
|
2015-12-01 05:16:03 +08:00
|
|
|
void setScratchRSrcReg(unsigned Reg) {
|
|
|
|
assert(Reg != AMDGPU::NoRegister && "Should never be unset");
|
|
|
|
ScratchRSrcReg = Reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned getScratchWaveOffsetReg() const {
|
|
|
|
return ScratchWaveOffsetReg;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setScratchWaveOffsetReg(unsigned Reg) {
|
|
|
|
assert(Reg != AMDGPU::NoRegister && "Should never be unset");
|
|
|
|
ScratchWaveOffsetReg = Reg;
|
|
|
|
}
|
2015-11-26 04:55:12 +08:00
|
|
|
|
2016-04-26 03:27:24 +08:00
|
|
|
unsigned getQueuePtrUserSGPR() const {
|
|
|
|
return QueuePtrUserSGPR;
|
|
|
|
}
|
|
|
|
|
2017-01-25 09:25:13 +08:00
|
|
|
unsigned getPrivateMemoryPtrUserSGPR() const {
|
|
|
|
return PrivateMemoryPtrUserSGPR;
|
|
|
|
}
|
|
|
|
|
2015-11-05 13:27:10 +08:00
|
|
|
bool hasSpilledSGPRs() const {
|
|
|
|
return HasSpilledSGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setHasSpilledSGPRs(bool Spill = true) {
|
|
|
|
HasSpilledSGPRs = Spill;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool hasSpilledVGPRs() const {
|
|
|
|
return HasSpilledVGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setHasSpilledVGPRs(bool Spill = true) {
|
|
|
|
HasSpilledVGPRs = Spill;
|
|
|
|
}
|
2014-09-24 09:33:17 +08:00
|
|
|
|
2016-02-12 14:31:30 +08:00
|
|
|
bool hasNonSpillStackObjects() const {
|
|
|
|
return HasNonSpillStackObjects;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setHasNonSpillStackObjects(bool StackObject = true) {
|
|
|
|
HasNonSpillStackObjects = StackObject;
|
|
|
|
}
|
|
|
|
|
2016-07-14 01:35:15 +08:00
|
|
|
unsigned getNumSpilledSGPRs() const {
|
|
|
|
return NumSpilledSGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned getNumSpilledVGPRs() const {
|
|
|
|
return NumSpilledVGPRs;
|
|
|
|
}
|
|
|
|
|
|
|
|
void addToSpilledSGPRs(unsigned num) {
|
|
|
|
NumSpilledSGPRs += num;
|
|
|
|
}
|
|
|
|
|
|
|
|
void addToSpilledVGPRs(unsigned num) {
|
|
|
|
NumSpilledVGPRs += num;
|
|
|
|
}
|
|
|
|
|
2016-01-13 19:45:36 +08:00
|
|
|
unsigned getPSInputAddr() const {
|
|
|
|
return PSInputAddr;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool isPSInputAllocated(unsigned Index) const {
|
|
|
|
return PSInputAddr & (1 << Index);
|
|
|
|
}
|
|
|
|
|
|
|
|
void markPSInputAllocated(unsigned Index) {
|
|
|
|
PSInputAddr |= 1 << Index;
|
|
|
|
}
|
|
|
|
|
2016-01-14 01:23:09 +08:00
|
|
|
bool returnsVoid() const {
|
|
|
|
return ReturnsVoid;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setIfReturnsVoid(bool Value) {
|
|
|
|
ReturnsVoid = Value;
|
|
|
|
}
|
|
|
|
|
2016-09-07 04:22:28 +08:00
|
|
|
/// \returns A pair of default/requested minimum/maximum flat work group sizes
|
|
|
|
/// for this function.
|
|
|
|
std::pair<unsigned, unsigned> getFlatWorkGroupSizes() const {
|
|
|
|
return FlatWorkGroupSizes;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns Default/requested minimum flat work group size for this function.
|
|
|
|
unsigned getMinFlatWorkGroupSize() const {
|
|
|
|
return FlatWorkGroupSizes.first;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns Default/requested maximum flat work group size for this function.
|
|
|
|
unsigned getMaxFlatWorkGroupSize() const {
|
|
|
|
return FlatWorkGroupSizes.second;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns A pair of default/requested minimum/maximum number of waves per
|
|
|
|
/// execution unit.
|
|
|
|
std::pair<unsigned, unsigned> getWavesPerEU() const {
|
|
|
|
return WavesPerEU;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns Default/requested minimum number of waves per execution unit.
|
|
|
|
unsigned getMinWavesPerEU() const {
|
|
|
|
return WavesPerEU.first;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns Default/requested maximum number of waves per execution unit.
|
|
|
|
unsigned getMaxWavesPerEU() const {
|
|
|
|
return WavesPerEU.second;
|
2016-04-27 01:24:40 +08:00
|
|
|
}
|
|
|
|
|
2016-06-25 11:11:28 +08:00
|
|
|
/// \returns Stack object index for \p Dim's work group ID.
|
|
|
|
int getDebuggerWorkGroupIDStackObjectIndex(unsigned Dim) const {
|
|
|
|
assert(Dim < 3);
|
|
|
|
return DebuggerWorkGroupIDStackObjectIndices[Dim];
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \brief Sets stack object index for \p Dim's work group ID to \p ObjectIdx.
|
|
|
|
void setDebuggerWorkGroupIDStackObjectIndex(unsigned Dim, int ObjectIdx) {
|
|
|
|
assert(Dim < 3);
|
|
|
|
DebuggerWorkGroupIDStackObjectIndices[Dim] = ObjectIdx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns Stack object index for \p Dim's work item ID.
|
|
|
|
int getDebuggerWorkItemIDStackObjectIndex(unsigned Dim) const {
|
|
|
|
assert(Dim < 3);
|
|
|
|
return DebuggerWorkItemIDStackObjectIndices[Dim];
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \brief Sets stack object index for \p Dim's work item ID to \p ObjectIdx.
|
|
|
|
void setDebuggerWorkItemIDStackObjectIndex(unsigned Dim, int ObjectIdx) {
|
|
|
|
assert(Dim < 3);
|
|
|
|
DebuggerWorkItemIDStackObjectIndices[Dim] = ObjectIdx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns SGPR used for \p Dim's work group ID.
|
|
|
|
unsigned getWorkGroupIDSGPR(unsigned Dim) const {
|
|
|
|
switch (Dim) {
|
|
|
|
case 0:
|
|
|
|
assert(hasWorkGroupIDX());
|
|
|
|
return WorkGroupIDXSystemSGPR;
|
|
|
|
case 1:
|
|
|
|
assert(hasWorkGroupIDY());
|
|
|
|
return WorkGroupIDYSystemSGPR;
|
|
|
|
case 2:
|
|
|
|
assert(hasWorkGroupIDZ());
|
|
|
|
return WorkGroupIDZSystemSGPR;
|
|
|
|
}
|
|
|
|
llvm_unreachable("unexpected dimension");
|
|
|
|
}
|
|
|
|
|
|
|
|
/// \returns VGPR used for \p Dim' work item ID.
|
|
|
|
unsigned getWorkItemIDVGPR(unsigned Dim) const {
|
|
|
|
switch (Dim) {
|
|
|
|
case 0:
|
|
|
|
assert(hasWorkItemIDX());
|
|
|
|
return AMDGPU::VGPR0;
|
|
|
|
case 1:
|
|
|
|
assert(hasWorkItemIDY());
|
|
|
|
return AMDGPU::VGPR1;
|
|
|
|
case 2:
|
|
|
|
assert(hasWorkItemIDZ());
|
|
|
|
return AMDGPU::VGPR2;
|
|
|
|
}
|
|
|
|
llvm_unreachable("unexpected dimension");
|
|
|
|
}
|
2016-12-20 23:52:17 +08:00
|
|
|
|
2016-12-21 01:19:44 +08:00
|
|
|
const AMDGPUBufferPseudoSourceValue *getBufferPSV() const {
|
|
|
|
return &BufferPSV;
|
|
|
|
}
|
|
|
|
|
2016-12-21 01:26:34 +08:00
|
|
|
const AMDGPUImagePseudoSourceValue *getImagePSV() const {
|
|
|
|
return &ImagePSV;
|
2016-12-20 23:52:17 +08:00
|
|
|
}
|
2012-12-12 05:25:42 +08:00
|
|
|
};
|
|
|
|
|
2017-01-21 08:53:49 +08:00
|
|
|
} // end namespace llvm
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2017-01-21 08:53:49 +08:00
|
|
|
#endif // LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
|