2018-01-13 06:57:24 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN %s
|
|
|
|
|
|
|
|
target datalayout = "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"
|
|
|
|
target triple = "amdgcn--amdpal"
|
|
|
|
|
|
|
|
; The first image store and the second image load use the same descriptor and
|
|
|
|
; the same coordinate. Check that they do not get swapped by the machine
|
|
|
|
; instruction scheduler.
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}_amdgpu_cs_main:
|
|
|
|
; GCN: image_load
|
|
|
|
; GCN: image_store
|
|
|
|
; GCN: image_load
|
|
|
|
; GCN: image_store
|
|
|
|
|
|
|
|
define dllexport amdgpu_cs void @_amdgpu_cs_main(i32 inreg %arg, i32 inreg %arg1, i32 inreg %arg2, <3 x i32> inreg %arg3, i32 inreg %arg4, <3 x i32> %arg5) local_unnamed_addr #0 {
|
|
|
|
.entry:
|
|
|
|
%tmp = call i64 @llvm.amdgcn.s.getpc() #1
|
|
|
|
%tmp6 = bitcast i64 %tmp to <2 x i32>
|
|
|
|
%.0.vec.insert = insertelement <2 x i32> undef, i32 %arg2, i32 0
|
|
|
|
%.4.vec.insert = shufflevector <2 x i32> %.0.vec.insert, <2 x i32> %tmp6, <2 x i32> <i32 0, i32 3>
|
|
|
|
%tmp7 = bitcast <2 x i32> %.4.vec.insert to i64
|
2018-02-14 02:00:25 +08:00
|
|
|
%tmp8 = inttoptr i64 %tmp7 to [4294967295 x i8] addrspace(4)*
|
2018-01-13 06:57:24 +08:00
|
|
|
%tmp9 = add <3 x i32> %arg3, %arg5
|
2018-02-14 02:00:25 +08:00
|
|
|
%tmp10 = getelementptr [4294967295 x i8], [4294967295 x i8] addrspace(4)* %tmp8, i64 0, i64 32
|
|
|
|
%tmp11 = bitcast i8 addrspace(4)* %tmp10 to <8 x i32> addrspace(4)*, !amdgpu.uniform !0
|
|
|
|
%tmp12 = load <8 x i32>, <8 x i32> addrspace(4)* %tmp11, align 16
|
2018-01-13 06:57:24 +08:00
|
|
|
%tmp13 = shufflevector <3 x i32> %tmp9, <3 x i32> undef, <2 x i32> <i32 0, i32 1>
|
|
|
|
%tmp14 = call <4 x float> @llvm.amdgcn.image.load.v4f32.v2i32.v8i32(<2 x i32> %tmp13, <8 x i32> %tmp12, i32 15, i1 false, i1 false, i1 false, i1 false) #0
|
2018-02-14 02:00:25 +08:00
|
|
|
%tmp15 = inttoptr i64 %tmp7 to <8 x i32> addrspace(4)*
|
|
|
|
%tmp16 = load <8 x i32>, <8 x i32> addrspace(4)* %tmp15, align 16
|
2018-01-13 06:57:24 +08:00
|
|
|
call void @llvm.amdgcn.image.store.v4f32.v2i32.v8i32(<4 x float> %tmp14, <2 x i32> %tmp13, <8 x i32> %tmp16, i32 15, i1 false, i1 false, i1 false, i1 false) #0
|
2018-02-14 02:00:25 +08:00
|
|
|
%tmp17 = load <8 x i32>, <8 x i32> addrspace(4)* %tmp15, align 16
|
2018-01-13 06:57:24 +08:00
|
|
|
%tmp18 = call <4 x float> @llvm.amdgcn.image.load.v4f32.v2i32.v8i32(<2 x i32> %tmp13, <8 x i32> %tmp17, i32 15, i1 false, i1 false, i1 false, i1 false) #0
|
2018-02-14 02:00:25 +08:00
|
|
|
%tmp19 = getelementptr [4294967295 x i8], [4294967295 x i8] addrspace(4)* %tmp8, i64 0, i64 64
|
|
|
|
%tmp20 = bitcast i8 addrspace(4)* %tmp19 to <8 x i32> addrspace(4)*, !amdgpu.uniform !0
|
|
|
|
%tmp21 = load <8 x i32>, <8 x i32> addrspace(4)* %tmp20, align 16
|
2018-01-13 06:57:24 +08:00
|
|
|
call void @llvm.amdgcn.image.store.v4f32.v2i32.v8i32(<4 x float> %tmp18, <2 x i32> %tmp13, <8 x i32> %tmp21, i32 15, i1 false, i1 false, i1 false, i1 false) #0
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Function Attrs: nounwind readnone speculatable
|
|
|
|
declare i64 @llvm.amdgcn.s.getpc() #1
|
|
|
|
|
|
|
|
; Function Attrs: nounwind readonly
|
|
|
|
declare <4 x float> @llvm.amdgcn.image.load.v4f32.v2i32.v8i32(<2 x i32>, <8 x i32>, i32, i1, i1, i1, i1) #2
|
|
|
|
|
|
|
|
; Function Attrs: nounwind writeonly
|
|
|
|
declare void @llvm.amdgcn.image.store.v4f32.v2i32.v8i32(<4 x float>, <2 x i32>, <8 x i32>, i32, i1, i1, i1, i1) #3
|
|
|
|
|
|
|
|
attributes #0 = { nounwind }
|
|
|
|
attributes #1 = { nounwind readnone speculatable }
|
|
|
|
attributes #2 = { nounwind readonly }
|
|
|
|
attributes #3 = { nounwind writeonly }
|
|
|
|
|
|
|
|
!0 = !{}
|