20 lines
1.0 KiB
Plaintext
20 lines
1.0 KiB
Plaintext
# HOW TO EDIT THIS FILE:
|
|
# The "handy ruler" below makes it easier to edit a package description.
|
|
# Line up the first '|' above the ':' following the base package name, and
|
|
# the '|' on the right side marks the last column you can put a character in.
|
|
# You must make exactly 11 lines for the formatting to be correct. It's also
|
|
# customary to leave one space after the ':' except on otherwise blank lines.
|
|
|
|
|-----handy-ruler------------------------------------------------------|
|
|
verilator: verilator (the fastest free Verilog HDL simulator)
|
|
verilator:
|
|
verilator: Verilator is invoked with parameters similar to GCC or Synopsys's
|
|
verilator: VCS. It "Verilates" the specified synthesizable Verilog or
|
|
verilator: SystemVerilog code by reading it, performing lint checks, and
|
|
verilator: optionally inserting assertion checks and coverage-analysis points.
|
|
verilator: It outputs single- or verilator: multi-threaded .cpp and .h files,
|
|
verilator: the "Verilated" code.
|
|
verilator:
|
|
verilator: homepage: https://www.veripool.org/wiki/verilator
|
|
verilator:
|