410 lines
11 KiB
C
410 lines
11 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (c) 2016 MediaTek Inc.
|
|
* Author: Ming Hsiu Tsai <minghsiu.tsai@mediatek.com>
|
|
* Rick Chang <rick.chang@mediatek.com>
|
|
*/
|
|
|
|
#include <linux/io.h>
|
|
#include <linux/kernel.h>
|
|
#include <media/videobuf2-core.h>
|
|
|
|
#include "mtk_jpeg_hw.h"
|
|
|
|
#define MTK_JPEG_DUNUM_MASK(val) (((val) - 1) & 0x3)
|
|
|
|
enum mtk_jpeg_color {
|
|
MTK_JPEG_COLOR_420 = 0x00221111,
|
|
MTK_JPEG_COLOR_422 = 0x00211111,
|
|
MTK_JPEG_COLOR_444 = 0x00111111,
|
|
MTK_JPEG_COLOR_422V = 0x00121111,
|
|
MTK_JPEG_COLOR_422X2 = 0x00412121,
|
|
MTK_JPEG_COLOR_422VX2 = 0x00222121,
|
|
MTK_JPEG_COLOR_400 = 0x00110000
|
|
};
|
|
|
|
static inline int mtk_jpeg_verify_align(u32 val, int align, u32 reg)
|
|
{
|
|
if (val & (align - 1)) {
|
|
pr_err("mtk-jpeg: write reg %x without %d align\n", reg, align);
|
|
return -1;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int mtk_jpeg_decide_format(struct mtk_jpeg_dec_param *param)
|
|
{
|
|
param->src_color = (param->sampling_w[0] << 20) |
|
|
(param->sampling_h[0] << 16) |
|
|
(param->sampling_w[1] << 12) |
|
|
(param->sampling_h[1] << 8) |
|
|
(param->sampling_w[2] << 4) |
|
|
(param->sampling_h[2]);
|
|
|
|
param->uv_brz_w = 0;
|
|
switch (param->src_color) {
|
|
case MTK_JPEG_COLOR_444:
|
|
param->uv_brz_w = 1;
|
|
param->dst_fourcc = V4L2_PIX_FMT_YUV422M;
|
|
break;
|
|
case MTK_JPEG_COLOR_422X2:
|
|
case MTK_JPEG_COLOR_422:
|
|
param->dst_fourcc = V4L2_PIX_FMT_YUV422M;
|
|
break;
|
|
case MTK_JPEG_COLOR_422V:
|
|
case MTK_JPEG_COLOR_422VX2:
|
|
param->uv_brz_w = 1;
|
|
param->dst_fourcc = V4L2_PIX_FMT_YUV420M;
|
|
break;
|
|
case MTK_JPEG_COLOR_420:
|
|
param->dst_fourcc = V4L2_PIX_FMT_YUV420M;
|
|
break;
|
|
case MTK_JPEG_COLOR_400:
|
|
param->dst_fourcc = V4L2_PIX_FMT_GREY;
|
|
break;
|
|
default:
|
|
param->dst_fourcc = 0;
|
|
return -1;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void mtk_jpeg_calc_mcu(struct mtk_jpeg_dec_param *param)
|
|
{
|
|
u32 factor_w, factor_h;
|
|
u32 i, comp, blk;
|
|
|
|
factor_w = 2 + param->sampling_w[0];
|
|
factor_h = 2 + param->sampling_h[0];
|
|
param->mcu_w = (param->pic_w + (1 << factor_w) - 1) >> factor_w;
|
|
param->mcu_h = (param->pic_h + (1 << factor_h) - 1) >> factor_h;
|
|
param->total_mcu = param->mcu_w * param->mcu_h;
|
|
param->unit_num = ((param->pic_w + 7) >> 3) * ((param->pic_h + 7) >> 3);
|
|
param->blk_num = 0;
|
|
for (i = 0; i < MTK_JPEG_COMP_MAX; i++) {
|
|
param->blk_comp[i] = 0;
|
|
if (i >= param->comp_num)
|
|
continue;
|
|
param->blk_comp[i] = param->sampling_w[i] *
|
|
param->sampling_h[i];
|
|
param->blk_num += param->blk_comp[i];
|
|
}
|
|
|
|
param->membership = 0;
|
|
for (i = 0, blk = 0, comp = 0; i < MTK_JPEG_BLOCK_MAX; i++) {
|
|
if (i < param->blk_num && comp < param->comp_num) {
|
|
u32 tmp;
|
|
|
|
tmp = (0x04 + (comp & 0x3));
|
|
param->membership |= tmp << (i * 3);
|
|
if (++blk == param->blk_comp[comp]) {
|
|
comp++;
|
|
blk = 0;
|
|
}
|
|
} else {
|
|
param->membership |= 7 << (i * 3);
|
|
}
|
|
}
|
|
}
|
|
|
|
static void mtk_jpeg_calc_dma_group(struct mtk_jpeg_dec_param *param)
|
|
{
|
|
u32 factor_mcu = 3;
|
|
|
|
if (param->src_color == MTK_JPEG_COLOR_444 &&
|
|
param->dst_fourcc == V4L2_PIX_FMT_YUV422M)
|
|
factor_mcu = 4;
|
|
else if (param->src_color == MTK_JPEG_COLOR_422V &&
|
|
param->dst_fourcc == V4L2_PIX_FMT_YUV420M)
|
|
factor_mcu = 4;
|
|
else if (param->src_color == MTK_JPEG_COLOR_422X2 &&
|
|
param->dst_fourcc == V4L2_PIX_FMT_YUV422M)
|
|
factor_mcu = 2;
|
|
else if (param->src_color == MTK_JPEG_COLOR_400 ||
|
|
(param->src_color & 0x0FFFF) == 0)
|
|
factor_mcu = 4;
|
|
|
|
param->dma_mcu = 1 << factor_mcu;
|
|
param->dma_group = param->mcu_w / param->dma_mcu;
|
|
param->dma_last_mcu = param->mcu_w % param->dma_mcu;
|
|
if (param->dma_last_mcu)
|
|
param->dma_group++;
|
|
else
|
|
param->dma_last_mcu = param->dma_mcu;
|
|
}
|
|
|
|
static int mtk_jpeg_calc_dst_size(struct mtk_jpeg_dec_param *param)
|
|
{
|
|
u32 i, padding_w;
|
|
u32 ds_row_h[3];
|
|
u32 brz_w[3];
|
|
|
|
brz_w[0] = 0;
|
|
brz_w[1] = param->uv_brz_w;
|
|
brz_w[2] = brz_w[1];
|
|
|
|
for (i = 0; i < param->comp_num; i++) {
|
|
if (brz_w[i] > 3)
|
|
return -1;
|
|
|
|
padding_w = param->mcu_w * MTK_JPEG_DCTSIZE *
|
|
param->sampling_w[i];
|
|
/* output format is 420/422 */
|
|
param->comp_w[i] = padding_w >> brz_w[i];
|
|
param->comp_w[i] = mtk_jpeg_align(param->comp_w[i],
|
|
MTK_JPEG_DCTSIZE);
|
|
param->img_stride[i] = i ? mtk_jpeg_align(param->comp_w[i], 16)
|
|
: mtk_jpeg_align(param->comp_w[i], 32);
|
|
ds_row_h[i] = (MTK_JPEG_DCTSIZE * param->sampling_h[i]);
|
|
}
|
|
param->dec_w = param->img_stride[0];
|
|
param->dec_h = ds_row_h[0] * param->mcu_h;
|
|
|
|
for (i = 0; i < MTK_JPEG_COMP_MAX; i++) {
|
|
/* They must be equal in frame mode. */
|
|
param->mem_stride[i] = param->img_stride[i];
|
|
param->comp_size[i] = param->mem_stride[i] * ds_row_h[i] *
|
|
param->mcu_h;
|
|
}
|
|
|
|
param->y_size = param->comp_size[0];
|
|
param->uv_size = param->comp_size[1];
|
|
param->dec_size = param->y_size + (param->uv_size << 1);
|
|
|
|
return 0;
|
|
}
|
|
|
|
int mtk_jpeg_dec_fill_param(struct mtk_jpeg_dec_param *param)
|
|
{
|
|
if (mtk_jpeg_decide_format(param))
|
|
return -1;
|
|
|
|
mtk_jpeg_calc_mcu(param);
|
|
mtk_jpeg_calc_dma_group(param);
|
|
if (mtk_jpeg_calc_dst_size(param))
|
|
return -2;
|
|
|
|
return 0;
|
|
}
|
|
|
|
u32 mtk_jpeg_dec_get_int_status(void __iomem *base)
|
|
{
|
|
u32 ret;
|
|
|
|
ret = readl(base + JPGDEC_REG_INTERRUPT_STATUS) & BIT_INQST_MASK_ALLIRQ;
|
|
if (ret)
|
|
writel(ret, base + JPGDEC_REG_INTERRUPT_STATUS);
|
|
|
|
return ret;
|
|
}
|
|
|
|
u32 mtk_jpeg_dec_enum_result(u32 irq_result)
|
|
{
|
|
if (irq_result & BIT_INQST_MASK_EOF)
|
|
return MTK_JPEG_DEC_RESULT_EOF_DONE;
|
|
if (irq_result & BIT_INQST_MASK_PAUSE)
|
|
return MTK_JPEG_DEC_RESULT_PAUSE;
|
|
if (irq_result & BIT_INQST_MASK_UNDERFLOW)
|
|
return MTK_JPEG_DEC_RESULT_UNDERFLOW;
|
|
if (irq_result & BIT_INQST_MASK_OVERFLOW)
|
|
return MTK_JPEG_DEC_RESULT_OVERFLOW;
|
|
if (irq_result & BIT_INQST_MASK_ERROR_BS)
|
|
return MTK_JPEG_DEC_RESULT_ERROR_BS;
|
|
|
|
return MTK_JPEG_DEC_RESULT_ERROR_UNKNOWN;
|
|
}
|
|
|
|
void mtk_jpeg_dec_start(void __iomem *base)
|
|
{
|
|
writel(0, base + JPGDEC_REG_TRIG);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_soft_reset(void __iomem *base)
|
|
{
|
|
writel(0x0000FFFF, base + JPGDEC_REG_INTERRUPT_STATUS);
|
|
writel(0x00, base + JPGDEC_REG_RESET);
|
|
writel(0x01, base + JPGDEC_REG_RESET);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_hard_reset(void __iomem *base)
|
|
{
|
|
writel(0x00, base + JPGDEC_REG_RESET);
|
|
writel(0x10, base + JPGDEC_REG_RESET);
|
|
}
|
|
|
|
void mtk_jpeg_dec_reset(void __iomem *base)
|
|
{
|
|
mtk_jpeg_dec_soft_reset(base);
|
|
mtk_jpeg_dec_hard_reset(base);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_brz_factor(void __iomem *base, u8 yscale_w,
|
|
u8 yscale_h, u8 uvscale_w, u8 uvscale_h)
|
|
{
|
|
u32 val;
|
|
|
|
val = (uvscale_h << 12) | (uvscale_w << 8) |
|
|
(yscale_h << 4) | yscale_w;
|
|
writel(val, base + JPGDEC_REG_BRZ_FACTOR);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_dst_bank0(void __iomem *base, u32 addr_y,
|
|
u32 addr_u, u32 addr_v)
|
|
{
|
|
mtk_jpeg_verify_align(addr_y, 16, JPGDEC_REG_DEST_ADDR0_Y);
|
|
writel(addr_y, base + JPGDEC_REG_DEST_ADDR0_Y);
|
|
mtk_jpeg_verify_align(addr_u, 16, JPGDEC_REG_DEST_ADDR0_U);
|
|
writel(addr_u, base + JPGDEC_REG_DEST_ADDR0_U);
|
|
mtk_jpeg_verify_align(addr_v, 16, JPGDEC_REG_DEST_ADDR0_V);
|
|
writel(addr_v, base + JPGDEC_REG_DEST_ADDR0_V);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_dst_bank1(void __iomem *base, u32 addr_y,
|
|
u32 addr_u, u32 addr_v)
|
|
{
|
|
writel(addr_y, base + JPGDEC_REG_DEST_ADDR1_Y);
|
|
writel(addr_u, base + JPGDEC_REG_DEST_ADDR1_U);
|
|
writel(addr_v, base + JPGDEC_REG_DEST_ADDR1_V);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_mem_stride(void __iomem *base, u32 stride_y,
|
|
u32 stride_uv)
|
|
{
|
|
writel((stride_y & 0xFFFF), base + JPGDEC_REG_STRIDE_Y);
|
|
writel((stride_uv & 0xFFFF), base + JPGDEC_REG_STRIDE_UV);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_img_stride(void __iomem *base, u32 stride_y,
|
|
u32 stride_uv)
|
|
{
|
|
writel((stride_y & 0xFFFF), base + JPGDEC_REG_IMG_STRIDE_Y);
|
|
writel((stride_uv & 0xFFFF), base + JPGDEC_REG_IMG_STRIDE_UV);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_pause_mcu_idx(void __iomem *base, u32 idx)
|
|
{
|
|
writel(idx & 0x0003FFFFFF, base + JPGDEC_REG_PAUSE_MCU_NUM);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_dec_mode(void __iomem *base, u32 mode)
|
|
{
|
|
writel(mode & 0x03, base + JPGDEC_REG_OPERATION_MODE);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_bs_write_ptr(void __iomem *base, u32 ptr)
|
|
{
|
|
mtk_jpeg_verify_align(ptr, 16, JPGDEC_REG_FILE_BRP);
|
|
writel(ptr, base + JPGDEC_REG_FILE_BRP);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_bs_info(void __iomem *base, u32 addr, u32 size)
|
|
{
|
|
mtk_jpeg_verify_align(addr, 16, JPGDEC_REG_FILE_ADDR);
|
|
mtk_jpeg_verify_align(size, 128, JPGDEC_REG_FILE_TOTAL_SIZE);
|
|
writel(addr, base + JPGDEC_REG_FILE_ADDR);
|
|
writel(size, base + JPGDEC_REG_FILE_TOTAL_SIZE);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_comp_id(void __iomem *base, u32 id_y, u32 id_u,
|
|
u32 id_v)
|
|
{
|
|
u32 val;
|
|
|
|
val = ((id_y & 0x00FF) << 24) | ((id_u & 0x00FF) << 16) |
|
|
((id_v & 0x00FF) << 8);
|
|
writel(val, base + JPGDEC_REG_COMP_ID);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_total_mcu(void __iomem *base, u32 num)
|
|
{
|
|
writel(num - 1, base + JPGDEC_REG_TOTAL_MCU_NUM);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_comp0_du(void __iomem *base, u32 num)
|
|
{
|
|
writel(num - 1, base + JPGDEC_REG_COMP0_DATA_UNIT_NUM);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_du_membership(void __iomem *base, u32 member,
|
|
u32 gmc, u32 isgray)
|
|
{
|
|
if (isgray)
|
|
member = 0x3FFFFFFC;
|
|
member |= (isgray << 31) | (gmc << 30);
|
|
writel(member, base + JPGDEC_REG_DU_CTRL);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_q_table(void __iomem *base, u32 id0, u32 id1,
|
|
u32 id2)
|
|
{
|
|
u32 val;
|
|
|
|
val = ((id0 & 0x0f) << 8) | ((id1 & 0x0f) << 4) | ((id2 & 0x0f) << 0);
|
|
writel(val, base + JPGDEC_REG_QT_ID);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_dma_group(void __iomem *base, u32 mcu_group,
|
|
u32 group_num, u32 last_mcu)
|
|
{
|
|
u32 val;
|
|
|
|
val = (((mcu_group - 1) & 0x00FF) << 16) |
|
|
(((group_num - 1) & 0x007F) << 8) |
|
|
((last_mcu - 1) & 0x00FF);
|
|
writel(val, base + JPGDEC_REG_WDMA_CTRL);
|
|
}
|
|
|
|
static void mtk_jpeg_dec_set_sampling_factor(void __iomem *base, u32 comp_num,
|
|
u32 y_w, u32 y_h, u32 u_w,
|
|
u32 u_h, u32 v_w, u32 v_h)
|
|
{
|
|
u32 val;
|
|
u32 y_wh = (MTK_JPEG_DUNUM_MASK(y_w) << 2) | MTK_JPEG_DUNUM_MASK(y_h);
|
|
u32 u_wh = (MTK_JPEG_DUNUM_MASK(u_w) << 2) | MTK_JPEG_DUNUM_MASK(u_h);
|
|
u32 v_wh = (MTK_JPEG_DUNUM_MASK(v_w) << 2) | MTK_JPEG_DUNUM_MASK(v_h);
|
|
|
|
if (comp_num == 1)
|
|
val = 0;
|
|
else
|
|
val = (y_wh << 8) | (u_wh << 4) | v_wh;
|
|
writel(val, base + JPGDEC_REG_DU_NUM);
|
|
}
|
|
|
|
void mtk_jpeg_dec_set_config(void __iomem *base,
|
|
struct mtk_jpeg_dec_param *config,
|
|
struct mtk_jpeg_bs *bs,
|
|
struct mtk_jpeg_fb *fb)
|
|
{
|
|
mtk_jpeg_dec_set_brz_factor(base, 0, 0, config->uv_brz_w, 0);
|
|
mtk_jpeg_dec_set_dec_mode(base, 0);
|
|
mtk_jpeg_dec_set_comp0_du(base, config->unit_num);
|
|
mtk_jpeg_dec_set_total_mcu(base, config->total_mcu);
|
|
mtk_jpeg_dec_set_bs_info(base, bs->str_addr, bs->size);
|
|
mtk_jpeg_dec_set_bs_write_ptr(base, bs->end_addr);
|
|
mtk_jpeg_dec_set_du_membership(base, config->membership, 1,
|
|
(config->comp_num == 1) ? 1 : 0);
|
|
mtk_jpeg_dec_set_comp_id(base, config->comp_id[0], config->comp_id[1],
|
|
config->comp_id[2]);
|
|
mtk_jpeg_dec_set_q_table(base, config->qtbl_num[0],
|
|
config->qtbl_num[1], config->qtbl_num[2]);
|
|
mtk_jpeg_dec_set_sampling_factor(base, config->comp_num,
|
|
config->sampling_w[0],
|
|
config->sampling_h[0],
|
|
config->sampling_w[1],
|
|
config->sampling_h[1],
|
|
config->sampling_w[2],
|
|
config->sampling_h[2]);
|
|
mtk_jpeg_dec_set_mem_stride(base, config->mem_stride[0],
|
|
config->mem_stride[1]);
|
|
mtk_jpeg_dec_set_img_stride(base, config->img_stride[0],
|
|
config->img_stride[1]);
|
|
mtk_jpeg_dec_set_dst_bank0(base, fb->plane_addr[0],
|
|
fb->plane_addr[1], fb->plane_addr[2]);
|
|
mtk_jpeg_dec_set_dst_bank1(base, 0, 0, 0);
|
|
mtk_jpeg_dec_set_dma_group(base, config->dma_mcu, config->dma_group,
|
|
config->dma_last_mcu);
|
|
mtk_jpeg_dec_set_pause_mcu_idx(base, config->total_mcu);
|
|
}
|