perf/x86/intel: Add topdown events to Intel Atom
Add topdown event declarations to Silvermont / Airmont. These cores do not support the full Top Down metrics, but an useful subset (FrontendBound, Retiring, Backend Bound/Bad Speculation). The perf stat tool automatically handles the missing events and combines the available metrics. Signed-off-by: Andi Kleen <ak@linux.intel.com> Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org> Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com> Cc: Arnaldo Carvalho de Melo <acme@redhat.com> Cc: Jiri Olsa <jolsa@redhat.com> Cc: Linus Torvalds <torvalds@linux-foundation.org> Cc: Peter Zijlstra <peterz@infradead.org> Cc: Stephane Eranian <eranian@google.com> Cc: Thomas Gleixner <tglx@linutronix.de> Cc: Vince Weaver <vincent.weaver@maine.edu> Cc: acme@kernel.org Cc: jolsa@kernel.org Link: http://lkml.kernel.org/r/1463703002-19686-5-git-send-email-andi@firstfloor.org Signed-off-by: Ingo Molnar <mingo@kernel.org>
This commit is contained in:
parent
a39fcae7a8
commit
eb12b8ece7
|
@ -1367,6 +1367,29 @@ static __initconst const u64 atom_hw_cache_event_ids
|
|||
},
|
||||
};
|
||||
|
||||
EVENT_ATTR_STR(topdown-total-slots, td_total_slots_slm, "event=0x3c");
|
||||
EVENT_ATTR_STR(topdown-total-slots.scale, td_total_slots_scale_slm, "2");
|
||||
/* no_alloc_cycles.not_delivered */
|
||||
EVENT_ATTR_STR(topdown-fetch-bubbles, td_fetch_bubbles_slm,
|
||||
"event=0xca,umask=0x50");
|
||||
EVENT_ATTR_STR(topdown-fetch-bubbles.scale, td_fetch_bubbles_scale_slm, "2");
|
||||
/* uops_retired.all */
|
||||
EVENT_ATTR_STR(topdown-slots-issued, td_slots_issued_slm,
|
||||
"event=0xc2,umask=0x10");
|
||||
/* uops_retired.all */
|
||||
EVENT_ATTR_STR(topdown-slots-retired, td_slots_retired_slm,
|
||||
"event=0xc2,umask=0x10");
|
||||
|
||||
static struct attribute *slm_events_attrs[] = {
|
||||
EVENT_PTR(td_total_slots_slm),
|
||||
EVENT_PTR(td_total_slots_scale_slm),
|
||||
EVENT_PTR(td_fetch_bubbles_slm),
|
||||
EVENT_PTR(td_fetch_bubbles_scale_slm),
|
||||
EVENT_PTR(td_slots_issued_slm),
|
||||
EVENT_PTR(td_slots_retired_slm),
|
||||
NULL
|
||||
};
|
||||
|
||||
static struct extra_reg intel_slm_extra_regs[] __read_mostly =
|
||||
{
|
||||
/* must define OFFCORE_RSP_X first, see intel_fixup_er() */
|
||||
|
@ -3629,6 +3652,7 @@ __init int intel_pmu_init(void)
|
|||
x86_pmu.pebs_constraints = intel_slm_pebs_event_constraints;
|
||||
x86_pmu.extra_regs = intel_slm_extra_regs;
|
||||
x86_pmu.flags |= PMU_FL_HAS_RSP_1;
|
||||
x86_pmu.cpu_events = slm_events_attrs;
|
||||
pr_cont("Silvermont events, ");
|
||||
break;
|
||||
|
||||
|
|
Loading…
Reference in New Issue