ARM: sun5i: Allow PLL3 2x fixed factor clock to change PLL3 rate
In order to be able to properly generate its pixel clock, the pll3-2x fixed factor needs to be able to change the PLL3 rate too. Add the needed extra compatible so that it behaves that way. Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
This commit is contained in:
parent
6a706356b4
commit
73ba3a1c64
|
@ -130,7 +130,7 @@
|
|||
};
|
||||
|
||||
pll3x2: pll3x2_clk {
|
||||
compatible = "fixed-factor-clock";
|
||||
compatible = "allwinner,sun4i-a10-pll3-2x-clk", "fixed-factor-clock";
|
||||
#clock-cells = <0>;
|
||||
clock-div = <1>;
|
||||
clock-mult = <2>;
|
||||
|
|
Loading…
Reference in New Issue