fbdev: add new framebuffer driver for Fujitsu MB862xx GDCs
Add a framebuffer driver for the Fujitsu Carmine/Coral-P(A)/Lime graphics controllers. Lime GDC support is known to work on PPC440EPx based lwmon5 and MPC8544E based socrates embedded boards, both equipped with Lime GDC. Carmine/Coral-P PCI GDC support is known to work on PPC440EPx based Sequoia board and also on x86 platform. Signed-off-by: Anatolij Gustschin <agust@denx.de> Cc: Dmitry Baryshkov <dbaryshkov@gmail.com> Cc: Anton Vorontsov <avorontsov@ru.mvista.com> Cc: Matteo Fortini <m.fortini@selcomgroup.com> Cc: Krzysztof Helt <krzysztof.h1@poczta.fm> Signed-off-by: Andrew Morton <akpm@linux-foundation.org> Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
This commit is contained in:
parent
b4416d2bea
commit
17a1217e12
|
@ -2083,6 +2083,38 @@ config FB_METRONOME
|
|||
controller. The pre-release name for this device was 8track
|
||||
and could also have been called by some vendors as PVI-nnnn.
|
||||
|
||||
config FB_MB862XX
|
||||
tristate "Fujitsu MB862xx GDC support"
|
||||
depends on FB
|
||||
select FB_CFB_FILLRECT
|
||||
select FB_CFB_COPYAREA
|
||||
select FB_CFB_IMAGEBLIT
|
||||
---help---
|
||||
Frame buffer driver for Fujitsu Carmine/Coral-P(A)/Lime controllers.
|
||||
|
||||
config FB_MB862XX_PCI_GDC
|
||||
bool "Carmine/Coral-P(A) GDC"
|
||||
depends on PCI && FB_MB862XX
|
||||
---help---
|
||||
This enables framebuffer support for Fujitsu Carmine/Coral-P(A)
|
||||
PCI graphics controller devices.
|
||||
|
||||
config FB_MB862XX_LIME
|
||||
bool "Lime GDC"
|
||||
depends on FB_MB862XX
|
||||
depends on OF && !FB_MB862XX_PCI_GDC
|
||||
select FB_FOREIGN_ENDIAN
|
||||
select FB_LITTLE_ENDIAN
|
||||
---help---
|
||||
Framebuffer support for Fujitsu Lime GDC on host CPU bus.
|
||||
|
||||
config FB_PRE_INIT_FB
|
||||
bool "Don't reinitialize, use bootloader's GDC/Display configuration"
|
||||
depends on FB_MB862XX_LIME
|
||||
---help---
|
||||
Select this option if display contents should be inherited as set by
|
||||
the bootloader.
|
||||
|
||||
source "drivers/video/omap/Kconfig"
|
||||
|
||||
source "drivers/video/backlight/Kconfig"
|
||||
|
|
|
@ -122,6 +122,7 @@ obj-$(CONFIG_FB_SH_MOBILE_LCDC) += sh_mobile_lcdcfb.o
|
|||
obj-$(CONFIG_FB_OMAP) += omap/
|
||||
obj-$(CONFIG_XEN_FBDEV_FRONTEND) += xen-fbfront.o
|
||||
obj-$(CONFIG_FB_CARMINE) += carminefb.o
|
||||
obj-$(CONFIG_FB_MB862XX) += mb862xx/
|
||||
|
||||
# Platform or fallback drivers go here
|
||||
obj-$(CONFIG_FB_UVESA) += uvesafb.o
|
||||
|
|
|
@ -0,0 +1,5 @@
|
|||
#
|
||||
# Makefile for the MB862xx framebuffer driver
|
||||
#
|
||||
|
||||
obj-$(CONFIG_FB_MB862XX) := mb862xxfb.o
|
|
@ -0,0 +1,138 @@
|
|||
/*
|
||||
* Fujitsu MB862xx Graphics Controller Registers/Bits
|
||||
*/
|
||||
|
||||
#ifndef _MB862XX_REG_H
|
||||
#define _MB862XX_REG_H
|
||||
|
||||
#ifdef MB862XX_MMIO_BOTTOM
|
||||
#define MB862XX_MMIO_BASE 0x03fc0000
|
||||
#else
|
||||
#define MB862XX_MMIO_BASE 0x01fc0000
|
||||
#endif
|
||||
#define MB862XX_I2C_BASE 0x0000c000
|
||||
#define MB862XX_DISP_BASE 0x00010000
|
||||
#define MB862XX_CAP_BASE 0x00018000
|
||||
#define MB862XX_DRAW_BASE 0x00030000
|
||||
#define MB862XX_GEO_BASE 0x00038000
|
||||
#define MB862XX_PIO_BASE 0x00038000
|
||||
#define MB862XX_MMIO_SIZE 0x40000
|
||||
|
||||
/* Host interface/pio registers */
|
||||
#define GC_IST 0x00000020
|
||||
#define GC_IMASK 0x00000024
|
||||
#define GC_SRST 0x0000002c
|
||||
#define GC_CCF 0x00000038
|
||||
#define GC_CID 0x000000f0
|
||||
#define GC_REVISION 0x00000084
|
||||
|
||||
#define GC_CCF_CGE_100 0x00000000
|
||||
#define GC_CCF_CGE_133 0x00040000
|
||||
#define GC_CCF_CGE_166 0x00080000
|
||||
#define GC_CCF_COT_100 0x00000000
|
||||
#define GC_CCF_COT_133 0x00010000
|
||||
#define GC_CID_CNAME_MSK 0x0000ff00
|
||||
#define GC_CID_VERSION_MSK 0x000000ff
|
||||
|
||||
/* define enabled interrupts hereby */
|
||||
#define GC_INT_EN 0x00000000
|
||||
|
||||
/* Memory interface mode register */
|
||||
#define GC_MMR 0x0000fffc
|
||||
|
||||
/* Display Controller registers */
|
||||
#define GC_DCM0 0x00000000
|
||||
#define GC_HTP 0x00000004
|
||||
#define GC_HDB_HDP 0x00000008
|
||||
#define GC_VSW_HSW_HSP 0x0000000c
|
||||
#define GC_VTR 0x00000010
|
||||
#define GC_VDP_VSP 0x00000014
|
||||
#define GC_WY_WX 0x00000018
|
||||
#define GC_WH_WW 0x0000001c
|
||||
#define GC_L0M 0x00000020
|
||||
#define GC_L0OA0 0x00000024
|
||||
#define GC_L0DA0 0x00000028
|
||||
#define GC_L0DY_L0DX 0x0000002c
|
||||
#define GC_DCM1 0x00000100
|
||||
#define GC_L0EM 0x00000110
|
||||
#define GC_L0WY_L0WX 0x00000114
|
||||
#define GC_L0WH_L0WW 0x00000118
|
||||
#define GC_DCM2 0x00000104
|
||||
#define GC_DCM3 0x00000108
|
||||
#define GC_CPM_CUTC 0x000000a0
|
||||
#define GC_CUOA0 0x000000a4
|
||||
#define GC_CUY0_CUX0 0x000000a8
|
||||
#define GC_CUOA1 0x000000ac
|
||||
#define GC_CUY1_CUX1 0x000000b0
|
||||
#define GC_L0PAL0 0x00000400
|
||||
|
||||
#define GC_CPM_CEN0 0x00100000
|
||||
#define GC_CPM_CEN1 0x00200000
|
||||
|
||||
#define GC_DCM01_ESY 0x00000004
|
||||
#define GC_DCM01_SC 0x00003f00
|
||||
#define GC_DCM01_RESV 0x00004000
|
||||
#define GC_DCM01_CKS 0x00008000
|
||||
#define GC_DCM01_L0E 0x00010000
|
||||
#define GC_DCM01_DEN 0x80000000
|
||||
#define GC_L0M_L0C_8 0x00000000
|
||||
#define GC_L0M_L0C_16 0x80000000
|
||||
#define GC_L0EM_L0EC_24 0x40000000
|
||||
#define GC_L0M_L0W_UNIT 64
|
||||
|
||||
#define GC_DISP_REFCLK_400 400
|
||||
|
||||
/* Carmine specific */
|
||||
#define MB86297_DRAW_BASE 0x00020000
|
||||
#define MB86297_DISP0_BASE 0x00100000
|
||||
#define MB86297_DISP1_BASE 0x00140000
|
||||
#define MB86297_WRBACK_BASE 0x00180000
|
||||
#define MB86297_CAP0_BASE 0x00200000
|
||||
#define MB86297_CAP1_BASE 0x00280000
|
||||
#define MB86297_DRAMCTRL_BASE 0x00300000
|
||||
#define MB86297_CTRL_BASE 0x00400000
|
||||
#define MB86297_I2C_BASE 0x00500000
|
||||
|
||||
#define GC_CTRL_STATUS 0x00000000
|
||||
#define GC_CTRL_INT_MASK 0x00000004
|
||||
#define GC_CTRL_CLK_ENABLE 0x0000000c
|
||||
#define GC_CTRL_SOFT_RST 0x00000010
|
||||
|
||||
#define GC_CTRL_CLK_EN_DRAM 0x00000001
|
||||
#define GC_CTRL_CLK_EN_2D3D 0x00000002
|
||||
#define GC_CTRL_CLK_EN_DISP0 0x00000020
|
||||
#define GC_CTRL_CLK_EN_DISP1 0x00000040
|
||||
|
||||
#define GC_2D3D_REV 0x000004b4
|
||||
#define GC_RE_REVISION 0x24240200
|
||||
|
||||
/* define enabled interrupts hereby */
|
||||
#define GC_CARMINE_INT_EN 0x00000004
|
||||
|
||||
/* DRAM controller */
|
||||
#define GC_DCTL_MODE_ADD 0x00000000
|
||||
#define GC_DCTL_SETTIME1_EMODE 0x00000004
|
||||
#define GC_DCTL_REFRESH_SETTIME2 0x00000008
|
||||
#define GC_DCTL_RSV0_STATES 0x0000000C
|
||||
#define GC_DCTL_RSV2_RSV1 0x00000010
|
||||
#define GC_DCTL_DDRIF2_DDRIF1 0x00000014
|
||||
#define GC_DCTL_IOCONT1_IOCONT0 0x00000024
|
||||
|
||||
#define GC_DCTL_STATES_MSK 0x0000000f
|
||||
#define GC_DCTL_INIT_WAIT_CNT 3000
|
||||
#define GC_DCTL_INIT_WAIT_INTERVAL 1
|
||||
|
||||
/* DRAM ctrl values for Carmine PCI Eval. board */
|
||||
#define GC_EVB_DCTL_MODE_ADD 0x012105c3
|
||||
#define GC_EVB_DCTL_MODE_ADD_AFT_RST 0x002105c3
|
||||
#define GC_EVB_DCTL_SETTIME1_EMODE 0x47498000
|
||||
#define GC_EVB_DCTL_REFRESH_SETTIME2 0x00422a22
|
||||
#define GC_EVB_DCTL_RSV0_STATES 0x00200003
|
||||
#define GC_EVB_DCTL_RSV0_STATES_AFT_RST 0x00200002
|
||||
#define GC_EVB_DCTL_RSV2_RSV1 0x0000000f
|
||||
#define GC_EVB_DCTL_DDRIF2_DDRIF1 0x00556646
|
||||
#define GC_EVB_DCTL_IOCONT1_IOCONT0 0x05550555
|
||||
|
||||
#define GC_DISP_REFCLK_533 533
|
||||
|
||||
#endif
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,83 @@
|
|||
#ifndef __MB862XX_H__
|
||||
#define __MB862XX_H__
|
||||
|
||||
#define PCI_VENDOR_ID_FUJITSU_LIMITED 0x10cf
|
||||
#define PCI_DEVICE_ID_FUJITSU_CORALP 0x2019
|
||||
#define PCI_DEVICE_ID_FUJITSU_CORALPA 0x201e
|
||||
#define PCI_DEVICE_ID_FUJITSU_CARMINE 0x202b
|
||||
|
||||
#define GC_MMR_CORALP_EVB_VAL 0x11d7fa13
|
||||
|
||||
enum gdctype {
|
||||
BT_NONE,
|
||||
BT_LIME,
|
||||
BT_MINT,
|
||||
BT_CORAL,
|
||||
BT_CORALP,
|
||||
BT_CARMINE,
|
||||
};
|
||||
|
||||
struct mb862xx_gc_mode {
|
||||
struct fb_videomode def_mode; /* mode of connected display */
|
||||
unsigned int def_bpp; /* default depth */
|
||||
unsigned long max_vram; /* connected SDRAM size */
|
||||
unsigned long ccf; /* gdc clk */
|
||||
unsigned long mmr; /* memory mode for SDRAM */
|
||||
};
|
||||
|
||||
/* private data */
|
||||
struct mb862xxfb_par {
|
||||
struct fb_info *info; /* fb info head */
|
||||
struct device *dev;
|
||||
struct pci_dev *pdev;
|
||||
struct resource *res; /* framebuffer/mmio resource */
|
||||
|
||||
resource_size_t fb_base_phys; /* fb base, 36-bit PPC440EPx */
|
||||
resource_size_t mmio_base_phys; /* io base addr */
|
||||
void __iomem *fb_base; /* remapped framebuffer */
|
||||
void __iomem *mmio_base; /* remapped registers */
|
||||
size_t mapped_vram; /* length of remapped vram */
|
||||
size_t mmio_len; /* length of register region */
|
||||
|
||||
void __iomem *host; /* relocatable reg. bases */
|
||||
void __iomem *i2c;
|
||||
void __iomem *disp;
|
||||
void __iomem *disp1;
|
||||
void __iomem *cap;
|
||||
void __iomem *cap1;
|
||||
void __iomem *draw;
|
||||
void __iomem *geo;
|
||||
void __iomem *pio;
|
||||
void __iomem *ctrl;
|
||||
void __iomem *dram_ctrl;
|
||||
void __iomem *wrback;
|
||||
|
||||
unsigned int irq;
|
||||
unsigned int type; /* GDC type */
|
||||
unsigned int refclk; /* disp. reference clock */
|
||||
struct mb862xx_gc_mode *gc_mode; /* GDC mode init data */
|
||||
int pre_init; /* don't init display if 1 */
|
||||
|
||||
u32 pseudo_palette[16];
|
||||
};
|
||||
|
||||
#if defined(CONFIG_FB_MB862XX_LIME) && defined(CONFIG_FB_MB862XX_PCI_GDC)
|
||||
#error "Select Lime GDC or CoralP/Carmine support, but not both together"
|
||||
#endif
|
||||
#if defined(CONFIG_FB_MB862XX_LIME)
|
||||
#define gdc_read __raw_readl
|
||||
#define gdc_write __raw_writel
|
||||
#else
|
||||
#define gdc_read readl
|
||||
#define gdc_write writel
|
||||
#endif
|
||||
|
||||
#define inreg(type, off) \
|
||||
gdc_read((par->type + (off)))
|
||||
|
||||
#define outreg(type, off, val) \
|
||||
gdc_write((val), (par->type + (off)))
|
||||
|
||||
#define pack(a, b) (((a) << 16) | (b))
|
||||
|
||||
#endif
|
Loading…
Reference in New Issue