crypto: hisilicon/hpre - delete ECC 1bit error reported threshold
Delete 'HPRE_RAS_ECC1BIT_TH' register setting of hpre, since register 'QM_RAS_CE_THRESHOLD' of qm has done this work. Signed-off-by: Hui Tang <tanghui20@huawei.com> Reviewed-by: Zaibo Xu <xuzaibo@huawei.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
This commit is contained in:
parent
65d1e3c415
commit
09228c0377
|
@ -36,7 +36,6 @@
|
|||
#define HPRE_INT_STATUS 0x301800
|
||||
#define HPRE_CORE_INT_ENABLE 0
|
||||
#define HPRE_CORE_INT_DISABLE 0x003fffff
|
||||
#define HPRE_RAS_ECC_1BIT_TH 0x30140c
|
||||
#define HPRE_RDCHN_INI_ST 0x301a00
|
||||
#define HPRE_CLSTR_BASE 0x302000
|
||||
#define HPRE_CORE_EN_OFFSET 0x04
|
||||
|
@ -312,7 +311,6 @@ static int hpre_set_user_domain_and_cache(struct hisi_qm *qm)
|
|||
writel(HPRE_QM_VFG_AX_MASK, HPRE_ADDR(qm, HPRE_VFG_AXCACHE));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_BD_ENDIAN));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_INT_MASK));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_RAS_ECC_1BIT_TH));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_POISON_BYPASS));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_COMM_CNT_CLR_CE));
|
||||
writel(0x0, HPRE_ADDR(qm, HPRE_ECC_BYPASS));
|
||||
|
|
Loading…
Reference in New Issue