2015-08-12 22:43:36 +08:00
|
|
|
/*
|
|
|
|
* Copyright © 2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
2016-11-26 01:59:33 +08:00
|
|
|
#ifndef _INTEL_UC_H_
|
|
|
|
#define _INTEL_UC_H_
|
2015-08-12 22:43:36 +08:00
|
|
|
|
|
|
|
#include "intel_guc_fwif.h"
|
|
|
|
#include "i915_guc_reg.h"
|
2016-06-20 22:18:07 +08:00
|
|
|
#include "intel_ringbuffer.h"
|
2015-08-12 22:43:36 +08:00
|
|
|
|
2016-12-25 03:31:46 +08:00
|
|
|
#include "i915_vma.h"
|
|
|
|
|
2016-04-14 00:35:01 +08:00
|
|
|
struct drm_i915_gem_request;
|
|
|
|
|
2016-04-19 23:08:36 +08:00
|
|
|
/*
|
|
|
|
* This structure primarily describes the GEM object shared with the GuC.
|
|
|
|
* The GEM object is held for the entire lifetime of our interaction with
|
|
|
|
* the GuC, being allocated before the GuC is loaded with its firmware.
|
|
|
|
* Because there's no way to update the address used by the GuC after
|
|
|
|
* initialisation, the shared object must stay pinned into the GGTT as
|
|
|
|
* long as the GuC is in use. We also keep the first page (only) mapped
|
|
|
|
* into kernel address space, as it includes shared data that must be
|
|
|
|
* updated on every request submission.
|
|
|
|
*
|
|
|
|
* The single GEM object described here is actually made up of several
|
|
|
|
* separate areas, as far as the GuC is concerned. The first page (kept
|
|
|
|
* kmap'd) includes the "process decriptor" which holds sequence data for
|
|
|
|
* the doorbell, and one cacheline which actually *is* the doorbell; a
|
|
|
|
* write to this will "ring the doorbell" (i.e. send an interrupt to the
|
|
|
|
* GuC). The subsequent pages of the client object constitute the work
|
|
|
|
* queue (a circular array of work items), again described in the process
|
|
|
|
* descriptor. Work queue pages are mapped momentarily as required.
|
|
|
|
*
|
2016-05-13 22:36:33 +08:00
|
|
|
* We also keep a few statistics on failures. Ideally, these should all
|
|
|
|
* be zero!
|
|
|
|
* no_wq_space: times that the submission pre-check found no space was
|
|
|
|
* available in the work queue (note, the queue is shared,
|
|
|
|
* not per-engine). It is OK for this to be nonzero, but
|
|
|
|
* it should not be huge!
|
|
|
|
* q_fail: failed to enqueue a work item. This should never happen,
|
|
|
|
* because we check for space beforehand.
|
|
|
|
* b_fail: failed to ring the doorbell. This should never happen, unless
|
|
|
|
* somehow the hardware misbehaves, or maybe if the GuC firmware
|
|
|
|
* crashes? We probably need to reset the GPU to recover.
|
|
|
|
* retcode: errno from last guc_submit()
|
2016-04-19 23:08:36 +08:00
|
|
|
*/
|
2015-08-12 22:43:41 +08:00
|
|
|
struct i915_guc_client {
|
2016-08-15 17:48:51 +08:00
|
|
|
struct i915_vma *vma;
|
2016-11-03 01:50:47 +08:00
|
|
|
void *vaddr;
|
2016-05-24 21:53:34 +08:00
|
|
|
struct i915_gem_context *owner;
|
2015-08-12 22:43:41 +08:00
|
|
|
struct intel_guc *guc;
|
2016-08-09 22:19:21 +08:00
|
|
|
|
|
|
|
uint32_t engines; /* bitmap of (host) engine ids */
|
2015-08-12 22:43:41 +08:00
|
|
|
uint32_t priority;
|
|
|
|
uint32_t ctx_index;
|
|
|
|
uint32_t proc_desc_offset;
|
2016-08-09 22:19:23 +08:00
|
|
|
|
2015-08-12 22:43:41 +08:00
|
|
|
uint32_t doorbell_offset;
|
2016-11-29 20:10:21 +08:00
|
|
|
uint32_t doorbell_cookie;
|
2015-08-12 22:43:41 +08:00
|
|
|
uint16_t doorbell_id;
|
2016-08-09 22:19:23 +08:00
|
|
|
uint16_t padding[3]; /* Maintain alignment */
|
2015-08-12 22:43:41 +08:00
|
|
|
|
2016-09-09 21:11:57 +08:00
|
|
|
spinlock_t wq_lock;
|
2015-08-12 22:43:41 +08:00
|
|
|
uint32_t wq_offset;
|
|
|
|
uint32_t wq_size;
|
|
|
|
uint32_t wq_tail;
|
2016-09-09 21:11:57 +08:00
|
|
|
uint32_t wq_rsvd;
|
2016-05-13 22:36:33 +08:00
|
|
|
uint32_t no_wq_space;
|
2015-08-12 22:43:41 +08:00
|
|
|
uint32_t b_fail;
|
|
|
|
int retcode;
|
2016-05-13 22:36:33 +08:00
|
|
|
|
|
|
|
/* Per-engine counts of GuC submissions */
|
2016-06-20 22:18:07 +08:00
|
|
|
uint64_t submissions[I915_NUM_ENGINES];
|
2015-08-12 22:43:41 +08:00
|
|
|
};
|
|
|
|
|
2015-08-12 22:43:36 +08:00
|
|
|
enum intel_guc_fw_status {
|
|
|
|
GUC_FIRMWARE_FAIL = -1,
|
|
|
|
GUC_FIRMWARE_NONE = 0,
|
|
|
|
GUC_FIRMWARE_PENDING,
|
|
|
|
GUC_FIRMWARE_SUCCESS
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This structure encapsulates all the data needed during the process
|
|
|
|
* of fetching, caching, and loading the firmware image into the GuC.
|
|
|
|
*/
|
|
|
|
struct intel_guc_fw {
|
|
|
|
const char * guc_fw_path;
|
|
|
|
size_t guc_fw_size;
|
|
|
|
struct drm_i915_gem_object * guc_fw_obj;
|
|
|
|
enum intel_guc_fw_status guc_fw_fetch_status;
|
|
|
|
enum intel_guc_fw_status guc_fw_load_status;
|
|
|
|
|
|
|
|
uint16_t guc_fw_major_wanted;
|
|
|
|
uint16_t guc_fw_minor_wanted;
|
|
|
|
uint16_t guc_fw_major_found;
|
|
|
|
uint16_t guc_fw_minor_found;
|
2015-10-20 07:10:54 +08:00
|
|
|
|
|
|
|
uint32_t header_size;
|
|
|
|
uint32_t header_offset;
|
|
|
|
uint32_t rsa_size;
|
|
|
|
uint32_t rsa_offset;
|
|
|
|
uint32_t ucode_size;
|
|
|
|
uint32_t ucode_offset;
|
2015-08-12 22:43:36 +08:00
|
|
|
};
|
|
|
|
|
2016-10-13 00:24:29 +08:00
|
|
|
struct intel_guc_log {
|
|
|
|
uint32_t flags;
|
|
|
|
struct i915_vma *vma;
|
drm/i915: Handle log buffer flush interrupt event from GuC
GuC ukernel sends an interrupt to Host to flush the log buffer
and expects Host to correspondingly update the read pointer
information in the state structure, once it has consumed the
log buffer contents by copying them to a file or buffer.
Even if Host couldn't copy the contents, it can still update the
read pointer so that logging state is not disturbed on GuC side.
v2:
- Use a dedicated workqueue for handling flush interrupt. (Tvrtko)
- Reduce the overall log buffer copying time by skipping the copy of
crash buffer area for regular cases and copying only the state
structure data in first page.
v3:
- Create a vmalloc mapping of log buffer. (Chris)
- Cover the flush acknowledgment under rpm get & put.(Chris)
- Revert the change of skipping the copy of crash dump area, as
not really needed, will be covered by subsequent patch.
v4:
- Destroy the wq under the same condition in which it was created,
pass dev_piv pointer instead of dev to newly added GuC function,
add more comments & rename variable for clarity. (Tvrtko)
v5:
- Allocate & destroy the dedicated wq, for handling flush interrupt,
from the setup/teardown routines of GuC logging. (Chris)
- Validate the log buffer size value retrieved from state structure
and do some minor cleanup. (Tvrtko)
- Fix error/warnings reported by checkpatch. (Tvrtko)
- Rebase.
v6:
- Remove the interrupts_enabled check from guc_capture_logs_work, need
to process that last work item also, queued just before disabling the
interrupt as log buffer flush interrupt handling is a bit different
case where GuC is actually expecting an ACK from host, which should be
provided to keep the logging going.
Sync against the work will be done by caller disabling the interrupt.
- Don't sample the log buffer size value from state structure, directly
use the expected value to move the pointer & do the copy and that cannot
go wrong (out of bounds) as Driver only allocated the log buffer and the
relay buffers. Driver should refrain from interpreting the log packet,
as much possible and let Userspace parser detect the anomaly. (Chris)
v7:
- Use switch statement instead of 'if else' for retrieving the GuC log
buffer size. (Tvrtko)
- Refactored the log buffer copying function and shortended the name of
couple of variables for better readability. (Tvrtko)
v8:
- Make the dedicated wq as a high priority one to further reduce the
turnaround time of handing log buffer flush event from GuC.
Signed-off-by: Sagar Arun Kamble <sagar.a.kamble@intel.com>
Signed-off-by: Akash Goel <akash.goel@intel.com>
Reviewed-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
2016-10-13 00:24:32 +08:00
|
|
|
void *buf_addr;
|
|
|
|
struct workqueue_struct *flush_wq;
|
|
|
|
struct work_struct flush_work;
|
2016-10-13 00:24:34 +08:00
|
|
|
struct rchan *relay_chan;
|
2016-10-13 00:24:36 +08:00
|
|
|
|
|
|
|
/* logging related stats */
|
|
|
|
u32 capture_miss_count;
|
|
|
|
u32 flush_interrupt_count;
|
|
|
|
u32 prev_overflow_count[GUC_MAX_LOG_BUFFER];
|
|
|
|
u32 total_overflow_count[GUC_MAX_LOG_BUFFER];
|
|
|
|
u32 flush_count[GUC_MAX_LOG_BUFFER];
|
2016-10-13 00:24:29 +08:00
|
|
|
};
|
|
|
|
|
2015-08-12 22:43:36 +08:00
|
|
|
struct intel_guc {
|
|
|
|
struct intel_guc_fw guc_fw;
|
2016-10-13 00:24:29 +08:00
|
|
|
struct intel_guc_log log;
|
2015-08-12 22:43:39 +08:00
|
|
|
|
2016-11-26 01:59:34 +08:00
|
|
|
/* intel_guc_recv interrupt related state */
|
2016-10-13 00:24:31 +08:00
|
|
|
bool interrupts_enabled;
|
|
|
|
|
2016-08-15 17:48:51 +08:00
|
|
|
struct i915_vma *ads_vma;
|
|
|
|
struct i915_vma *ctx_pool_vma;
|
2015-08-12 22:43:39 +08:00
|
|
|
struct ida ctx_ids;
|
2015-08-12 22:43:41 +08:00
|
|
|
|
|
|
|
struct i915_guc_client *execbuf_client;
|
|
|
|
|
|
|
|
DECLARE_BITMAP(doorbell_bitmap, GUC_MAX_DOORBELLS);
|
|
|
|
uint32_t db_cacheline; /* Cyclic counter mod pagesize */
|
|
|
|
|
|
|
|
/* Action status & statistics */
|
|
|
|
uint64_t action_count; /* Total commands issued */
|
|
|
|
uint32_t action_cmd; /* Last command word */
|
|
|
|
uint32_t action_status; /* Last return status */
|
|
|
|
uint32_t action_fail; /* Total number of failures */
|
|
|
|
int32_t action_err; /* Last error code */
|
|
|
|
|
2016-06-20 22:18:07 +08:00
|
|
|
uint64_t submissions[I915_NUM_ENGINES];
|
|
|
|
uint32_t last_seqno[I915_NUM_ENGINES];
|
2016-10-13 00:24:35 +08:00
|
|
|
|
2016-11-26 01:59:34 +08:00
|
|
|
/* To serialize the intel_guc_send actions */
|
|
|
|
struct mutex send_mutex;
|
2015-08-12 22:43:36 +08:00
|
|
|
};
|
|
|
|
|
2016-11-26 01:59:35 +08:00
|
|
|
/* intel_uc.c */
|
2016-11-26 01:59:36 +08:00
|
|
|
void intel_uc_init_early(struct drm_i915_private *dev_priv);
|
2016-11-26 01:59:35 +08:00
|
|
|
int intel_guc_send(struct intel_guc *guc, const u32 *action, u32 len);
|
|
|
|
int intel_guc_sample_forcewake(struct intel_guc *guc);
|
|
|
|
|
2015-08-12 22:43:36 +08:00
|
|
|
/* intel_guc_loader.c */
|
2016-12-01 22:16:38 +08:00
|
|
|
extern void intel_guc_init(struct drm_i915_private *dev_priv);
|
|
|
|
extern int intel_guc_setup(struct drm_i915_private *dev_priv);
|
|
|
|
extern void intel_guc_fini(struct drm_i915_private *dev_priv);
|
2015-08-12 22:43:36 +08:00
|
|
|
extern const char *intel_guc_fw_status_repr(enum intel_guc_fw_status status);
|
2016-12-01 22:16:38 +08:00
|
|
|
extern int intel_guc_suspend(struct drm_i915_private *dev_priv);
|
|
|
|
extern int intel_guc_resume(struct drm_i915_private *dev_priv);
|
2015-08-12 22:43:36 +08:00
|
|
|
|
2015-08-12 22:43:39 +08:00
|
|
|
/* i915_guc_submission.c */
|
2016-06-11 01:29:26 +08:00
|
|
|
int i915_guc_submission_init(struct drm_i915_private *dev_priv);
|
|
|
|
int i915_guc_submission_enable(struct drm_i915_private *dev_priv);
|
2016-09-13 04:19:37 +08:00
|
|
|
int i915_guc_wq_reserve(struct drm_i915_gem_request *rq);
|
2016-10-07 14:53:27 +08:00
|
|
|
void i915_guc_wq_unreserve(struct drm_i915_gem_request *request);
|
2016-06-11 01:29:26 +08:00
|
|
|
void i915_guc_submission_disable(struct drm_i915_private *dev_priv);
|
|
|
|
void i915_guc_submission_fini(struct drm_i915_private *dev_priv);
|
2017-01-14 01:41:57 +08:00
|
|
|
struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size);
|
|
|
|
|
|
|
|
/* intel_guc_log.c */
|
|
|
|
void intel_guc_log_create(struct intel_guc *guc);
|
|
|
|
void i915_guc_log_register(struct drm_i915_private *dev_priv);
|
|
|
|
void i915_guc_log_unregister(struct drm_i915_private *dev_priv);
|
2016-10-13 00:24:41 +08:00
|
|
|
int i915_guc_log_control(struct drm_i915_private *dev_priv, u64 control_val);
|
2015-08-12 22:43:39 +08:00
|
|
|
|
2016-12-25 03:31:46 +08:00
|
|
|
static inline u32 guc_ggtt_offset(struct i915_vma *vma)
|
|
|
|
{
|
|
|
|
u32 offset = i915_ggtt_offset(vma);
|
|
|
|
GEM_BUG_ON(offset < GUC_WOPCM_TOP);
|
2017-01-05 23:30:23 +08:00
|
|
|
GEM_BUG_ON(range_overflows_t(u64, offset, vma->size, GUC_GGTT_TOP));
|
2016-12-25 03:31:46 +08:00
|
|
|
return offset;
|
|
|
|
}
|
|
|
|
|
2015-08-12 22:43:36 +08:00
|
|
|
#endif
|