License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 22:07:57 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2007-10-17 14:26:11 +08:00
|
|
|
#ifndef __INCLUDE_ATMEL_SSC_H
|
|
|
|
#define __INCLUDE_ATMEL_SSC_H
|
|
|
|
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/list.h>
|
2012-08-24 00:14:54 +08:00
|
|
|
#include <linux/io.h>
|
2007-10-17 14:26:11 +08:00
|
|
|
|
2012-11-06 13:57:51 +08:00
|
|
|
struct atmel_ssc_platform_data {
|
|
|
|
int use_dma;
|
2014-06-11 18:14:39 +08:00
|
|
|
int has_fslen_ext;
|
2012-11-06 13:57:51 +08:00
|
|
|
};
|
|
|
|
|
2007-10-17 14:26:11 +08:00
|
|
|
struct ssc_device {
|
|
|
|
struct list_head list;
|
2013-07-03 16:37:59 +08:00
|
|
|
dma_addr_t phybase;
|
2007-10-17 14:26:11 +08:00
|
|
|
void __iomem *regs;
|
|
|
|
struct platform_device *pdev;
|
2012-11-06 13:57:51 +08:00
|
|
|
struct atmel_ssc_platform_data *pdata;
|
2007-10-17 14:26:11 +08:00
|
|
|
struct clk *clk;
|
|
|
|
int user;
|
|
|
|
int irq;
|
2014-02-10 14:09:45 +08:00
|
|
|
bool clk_from_rk_pin;
|
2016-12-07 03:22:36 +08:00
|
|
|
bool sound_dai;
|
2007-10-17 14:26:11 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct ssc_device * __must_check ssc_request(unsigned int ssc_num);
|
|
|
|
void ssc_free(struct ssc_device *ssc);
|
|
|
|
|
|
|
|
/* SSC register offsets */
|
|
|
|
|
|
|
|
/* SSC Control Register */
|
|
|
|
#define SSC_CR 0x00000000
|
|
|
|
#define SSC_CR_RXDIS_SIZE 1
|
|
|
|
#define SSC_CR_RXDIS_OFFSET 1
|
|
|
|
#define SSC_CR_RXEN_SIZE 1
|
|
|
|
#define SSC_CR_RXEN_OFFSET 0
|
|
|
|
#define SSC_CR_SWRST_SIZE 1
|
|
|
|
#define SSC_CR_SWRST_OFFSET 15
|
|
|
|
#define SSC_CR_TXDIS_SIZE 1
|
|
|
|
#define SSC_CR_TXDIS_OFFSET 9
|
|
|
|
#define SSC_CR_TXEN_SIZE 1
|
|
|
|
#define SSC_CR_TXEN_OFFSET 8
|
|
|
|
|
|
|
|
/* SSC Clock Mode Register */
|
|
|
|
#define SSC_CMR 0x00000004
|
|
|
|
#define SSC_CMR_DIV_SIZE 12
|
|
|
|
#define SSC_CMR_DIV_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Receive Clock Mode Register */
|
|
|
|
#define SSC_RCMR 0x00000010
|
|
|
|
#define SSC_RCMR_CKG_SIZE 2
|
|
|
|
#define SSC_RCMR_CKG_OFFSET 6
|
|
|
|
#define SSC_RCMR_CKI_SIZE 1
|
|
|
|
#define SSC_RCMR_CKI_OFFSET 5
|
|
|
|
#define SSC_RCMR_CKO_SIZE 3
|
|
|
|
#define SSC_RCMR_CKO_OFFSET 2
|
|
|
|
#define SSC_RCMR_CKS_SIZE 2
|
|
|
|
#define SSC_RCMR_CKS_OFFSET 0
|
|
|
|
#define SSC_RCMR_PERIOD_SIZE 8
|
|
|
|
#define SSC_RCMR_PERIOD_OFFSET 24
|
|
|
|
#define SSC_RCMR_START_SIZE 4
|
|
|
|
#define SSC_RCMR_START_OFFSET 8
|
|
|
|
#define SSC_RCMR_STOP_SIZE 1
|
|
|
|
#define SSC_RCMR_STOP_OFFSET 12
|
|
|
|
#define SSC_RCMR_STTDLY_SIZE 8
|
|
|
|
#define SSC_RCMR_STTDLY_OFFSET 16
|
|
|
|
|
|
|
|
/* SSC Receive Frame Mode Register */
|
|
|
|
#define SSC_RFMR 0x00000014
|
|
|
|
#define SSC_RFMR_DATLEN_SIZE 5
|
|
|
|
#define SSC_RFMR_DATLEN_OFFSET 0
|
|
|
|
#define SSC_RFMR_DATNB_SIZE 4
|
|
|
|
#define SSC_RFMR_DATNB_OFFSET 8
|
|
|
|
#define SSC_RFMR_FSEDGE_SIZE 1
|
|
|
|
#define SSC_RFMR_FSEDGE_OFFSET 24
|
2014-06-11 18:14:40 +08:00
|
|
|
/*
|
|
|
|
* The FSLEN_EXT exist on at91sam9rl, at91sam9g10,
|
|
|
|
* at91sam9g20, and at91sam9g45 and newer SoCs
|
|
|
|
*/
|
|
|
|
#define SSC_RFMR_FSLEN_EXT_SIZE 4
|
|
|
|
#define SSC_RFMR_FSLEN_EXT_OFFSET 28
|
2007-10-17 14:26:11 +08:00
|
|
|
#define SSC_RFMR_FSLEN_SIZE 4
|
|
|
|
#define SSC_RFMR_FSLEN_OFFSET 16
|
|
|
|
#define SSC_RFMR_FSOS_SIZE 4
|
|
|
|
#define SSC_RFMR_FSOS_OFFSET 20
|
|
|
|
#define SSC_RFMR_LOOP_SIZE 1
|
|
|
|
#define SSC_RFMR_LOOP_OFFSET 5
|
|
|
|
#define SSC_RFMR_MSBF_SIZE 1
|
|
|
|
#define SSC_RFMR_MSBF_OFFSET 7
|
|
|
|
|
|
|
|
/* SSC Transmit Clock Mode Register */
|
|
|
|
#define SSC_TCMR 0x00000018
|
|
|
|
#define SSC_TCMR_CKG_SIZE 2
|
|
|
|
#define SSC_TCMR_CKG_OFFSET 6
|
|
|
|
#define SSC_TCMR_CKI_SIZE 1
|
|
|
|
#define SSC_TCMR_CKI_OFFSET 5
|
|
|
|
#define SSC_TCMR_CKO_SIZE 3
|
|
|
|
#define SSC_TCMR_CKO_OFFSET 2
|
|
|
|
#define SSC_TCMR_CKS_SIZE 2
|
|
|
|
#define SSC_TCMR_CKS_OFFSET 0
|
|
|
|
#define SSC_TCMR_PERIOD_SIZE 8
|
|
|
|
#define SSC_TCMR_PERIOD_OFFSET 24
|
|
|
|
#define SSC_TCMR_START_SIZE 4
|
|
|
|
#define SSC_TCMR_START_OFFSET 8
|
|
|
|
#define SSC_TCMR_STTDLY_SIZE 8
|
|
|
|
#define SSC_TCMR_STTDLY_OFFSET 16
|
|
|
|
|
|
|
|
/* SSC Transmit Frame Mode Register */
|
|
|
|
#define SSC_TFMR 0x0000001c
|
|
|
|
#define SSC_TFMR_DATDEF_SIZE 1
|
|
|
|
#define SSC_TFMR_DATDEF_OFFSET 5
|
|
|
|
#define SSC_TFMR_DATLEN_SIZE 5
|
|
|
|
#define SSC_TFMR_DATLEN_OFFSET 0
|
|
|
|
#define SSC_TFMR_DATNB_SIZE 4
|
|
|
|
#define SSC_TFMR_DATNB_OFFSET 8
|
|
|
|
#define SSC_TFMR_FSDEN_SIZE 1
|
|
|
|
#define SSC_TFMR_FSDEN_OFFSET 23
|
|
|
|
#define SSC_TFMR_FSEDGE_SIZE 1
|
|
|
|
#define SSC_TFMR_FSEDGE_OFFSET 24
|
2014-06-11 18:14:40 +08:00
|
|
|
/*
|
|
|
|
* The FSLEN_EXT exist on at91sam9rl, at91sam9g10,
|
|
|
|
* at91sam9g20, and at91sam9g45 and newer SoCs
|
|
|
|
*/
|
|
|
|
#define SSC_TFMR_FSLEN_EXT_SIZE 4
|
|
|
|
#define SSC_TFMR_FSLEN_EXT_OFFSET 28
|
2007-10-17 14:26:11 +08:00
|
|
|
#define SSC_TFMR_FSLEN_SIZE 4
|
|
|
|
#define SSC_TFMR_FSLEN_OFFSET 16
|
|
|
|
#define SSC_TFMR_FSOS_SIZE 3
|
|
|
|
#define SSC_TFMR_FSOS_OFFSET 20
|
|
|
|
#define SSC_TFMR_MSBF_SIZE 1
|
|
|
|
#define SSC_TFMR_MSBF_OFFSET 7
|
|
|
|
|
|
|
|
/* SSC Receive Hold Register */
|
|
|
|
#define SSC_RHR 0x00000020
|
|
|
|
#define SSC_RHR_RDAT_SIZE 32
|
|
|
|
#define SSC_RHR_RDAT_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Transmit Hold Register */
|
|
|
|
#define SSC_THR 0x00000024
|
|
|
|
#define SSC_THR_TDAT_SIZE 32
|
|
|
|
#define SSC_THR_TDAT_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Receive Sync. Holding Register */
|
|
|
|
#define SSC_RSHR 0x00000030
|
|
|
|
#define SSC_RSHR_RSDAT_SIZE 16
|
|
|
|
#define SSC_RSHR_RSDAT_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Transmit Sync. Holding Register */
|
|
|
|
#define SSC_TSHR 0x00000034
|
|
|
|
#define SSC_TSHR_TSDAT_SIZE 16
|
|
|
|
#define SSC_TSHR_RSDAT_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Receive Compare 0 Register */
|
|
|
|
#define SSC_RC0R 0x00000038
|
|
|
|
#define SSC_RC0R_CP0_SIZE 16
|
|
|
|
#define SSC_RC0R_CP0_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Receive Compare 1 Register */
|
|
|
|
#define SSC_RC1R 0x0000003c
|
|
|
|
#define SSC_RC1R_CP1_SIZE 16
|
|
|
|
#define SSC_RC1R_CP1_OFFSET 0
|
|
|
|
|
|
|
|
/* SSC Status Register */
|
|
|
|
#define SSC_SR 0x00000040
|
|
|
|
#define SSC_SR_CP0_SIZE 1
|
|
|
|
#define SSC_SR_CP0_OFFSET 8
|
|
|
|
#define SSC_SR_CP1_SIZE 1
|
|
|
|
#define SSC_SR_CP1_OFFSET 9
|
|
|
|
#define SSC_SR_ENDRX_SIZE 1
|
|
|
|
#define SSC_SR_ENDRX_OFFSET 6
|
|
|
|
#define SSC_SR_ENDTX_SIZE 1
|
|
|
|
#define SSC_SR_ENDTX_OFFSET 2
|
|
|
|
#define SSC_SR_OVRUN_SIZE 1
|
|
|
|
#define SSC_SR_OVRUN_OFFSET 5
|
|
|
|
#define SSC_SR_RXBUFF_SIZE 1
|
|
|
|
#define SSC_SR_RXBUFF_OFFSET 7
|
|
|
|
#define SSC_SR_RXEN_SIZE 1
|
|
|
|
#define SSC_SR_RXEN_OFFSET 17
|
|
|
|
#define SSC_SR_RXRDY_SIZE 1
|
|
|
|
#define SSC_SR_RXRDY_OFFSET 4
|
|
|
|
#define SSC_SR_RXSYN_SIZE 1
|
|
|
|
#define SSC_SR_RXSYN_OFFSET 11
|
|
|
|
#define SSC_SR_TXBUFE_SIZE 1
|
|
|
|
#define SSC_SR_TXBUFE_OFFSET 3
|
|
|
|
#define SSC_SR_TXEMPTY_SIZE 1
|
|
|
|
#define SSC_SR_TXEMPTY_OFFSET 1
|
|
|
|
#define SSC_SR_TXEN_SIZE 1
|
|
|
|
#define SSC_SR_TXEN_OFFSET 16
|
|
|
|
#define SSC_SR_TXRDY_SIZE 1
|
|
|
|
#define SSC_SR_TXRDY_OFFSET 0
|
|
|
|
#define SSC_SR_TXSYN_SIZE 1
|
|
|
|
#define SSC_SR_TXSYN_OFFSET 10
|
|
|
|
|
|
|
|
/* SSC Interrupt Enable Register */
|
|
|
|
#define SSC_IER 0x00000044
|
|
|
|
#define SSC_IER_CP0_SIZE 1
|
|
|
|
#define SSC_IER_CP0_OFFSET 8
|
|
|
|
#define SSC_IER_CP1_SIZE 1
|
|
|
|
#define SSC_IER_CP1_OFFSET 9
|
|
|
|
#define SSC_IER_ENDRX_SIZE 1
|
|
|
|
#define SSC_IER_ENDRX_OFFSET 6
|
|
|
|
#define SSC_IER_ENDTX_SIZE 1
|
|
|
|
#define SSC_IER_ENDTX_OFFSET 2
|
|
|
|
#define SSC_IER_OVRUN_SIZE 1
|
|
|
|
#define SSC_IER_OVRUN_OFFSET 5
|
|
|
|
#define SSC_IER_RXBUFF_SIZE 1
|
|
|
|
#define SSC_IER_RXBUFF_OFFSET 7
|
|
|
|
#define SSC_IER_RXRDY_SIZE 1
|
|
|
|
#define SSC_IER_RXRDY_OFFSET 4
|
|
|
|
#define SSC_IER_RXSYN_SIZE 1
|
|
|
|
#define SSC_IER_RXSYN_OFFSET 11
|
|
|
|
#define SSC_IER_TXBUFE_SIZE 1
|
|
|
|
#define SSC_IER_TXBUFE_OFFSET 3
|
|
|
|
#define SSC_IER_TXEMPTY_SIZE 1
|
|
|
|
#define SSC_IER_TXEMPTY_OFFSET 1
|
|
|
|
#define SSC_IER_TXRDY_SIZE 1
|
|
|
|
#define SSC_IER_TXRDY_OFFSET 0
|
|
|
|
#define SSC_IER_TXSYN_SIZE 1
|
|
|
|
#define SSC_IER_TXSYN_OFFSET 10
|
|
|
|
|
|
|
|
/* SSC Interrupt Disable Register */
|
|
|
|
#define SSC_IDR 0x00000048
|
|
|
|
#define SSC_IDR_CP0_SIZE 1
|
|
|
|
#define SSC_IDR_CP0_OFFSET 8
|
|
|
|
#define SSC_IDR_CP1_SIZE 1
|
|
|
|
#define SSC_IDR_CP1_OFFSET 9
|
|
|
|
#define SSC_IDR_ENDRX_SIZE 1
|
|
|
|
#define SSC_IDR_ENDRX_OFFSET 6
|
|
|
|
#define SSC_IDR_ENDTX_SIZE 1
|
|
|
|
#define SSC_IDR_ENDTX_OFFSET 2
|
|
|
|
#define SSC_IDR_OVRUN_SIZE 1
|
|
|
|
#define SSC_IDR_OVRUN_OFFSET 5
|
|
|
|
#define SSC_IDR_RXBUFF_SIZE 1
|
|
|
|
#define SSC_IDR_RXBUFF_OFFSET 7
|
|
|
|
#define SSC_IDR_RXRDY_SIZE 1
|
|
|
|
#define SSC_IDR_RXRDY_OFFSET 4
|
|
|
|
#define SSC_IDR_RXSYN_SIZE 1
|
|
|
|
#define SSC_IDR_RXSYN_OFFSET 11
|
|
|
|
#define SSC_IDR_TXBUFE_SIZE 1
|
|
|
|
#define SSC_IDR_TXBUFE_OFFSET 3
|
|
|
|
#define SSC_IDR_TXEMPTY_SIZE 1
|
|
|
|
#define SSC_IDR_TXEMPTY_OFFSET 1
|
|
|
|
#define SSC_IDR_TXRDY_SIZE 1
|
|
|
|
#define SSC_IDR_TXRDY_OFFSET 0
|
|
|
|
#define SSC_IDR_TXSYN_SIZE 1
|
|
|
|
#define SSC_IDR_TXSYN_OFFSET 10
|
|
|
|
|
|
|
|
/* SSC Interrupt Mask Register */
|
|
|
|
#define SSC_IMR 0x0000004c
|
|
|
|
#define SSC_IMR_CP0_SIZE 1
|
|
|
|
#define SSC_IMR_CP0_OFFSET 8
|
|
|
|
#define SSC_IMR_CP1_SIZE 1
|
|
|
|
#define SSC_IMR_CP1_OFFSET 9
|
|
|
|
#define SSC_IMR_ENDRX_SIZE 1
|
|
|
|
#define SSC_IMR_ENDRX_OFFSET 6
|
|
|
|
#define SSC_IMR_ENDTX_SIZE 1
|
|
|
|
#define SSC_IMR_ENDTX_OFFSET 2
|
|
|
|
#define SSC_IMR_OVRUN_SIZE 1
|
|
|
|
#define SSC_IMR_OVRUN_OFFSET 5
|
|
|
|
#define SSC_IMR_RXBUFF_SIZE 1
|
|
|
|
#define SSC_IMR_RXBUFF_OFFSET 7
|
|
|
|
#define SSC_IMR_RXRDY_SIZE 1
|
|
|
|
#define SSC_IMR_RXRDY_OFFSET 4
|
|
|
|
#define SSC_IMR_RXSYN_SIZE 1
|
|
|
|
#define SSC_IMR_RXSYN_OFFSET 11
|
|
|
|
#define SSC_IMR_TXBUFE_SIZE 1
|
|
|
|
#define SSC_IMR_TXBUFE_OFFSET 3
|
|
|
|
#define SSC_IMR_TXEMPTY_SIZE 1
|
|
|
|
#define SSC_IMR_TXEMPTY_OFFSET 1
|
|
|
|
#define SSC_IMR_TXRDY_SIZE 1
|
|
|
|
#define SSC_IMR_TXRDY_OFFSET 0
|
|
|
|
#define SSC_IMR_TXSYN_SIZE 1
|
|
|
|
#define SSC_IMR_TXSYN_OFFSET 10
|
|
|
|
|
|
|
|
/* SSC PDC Receive Pointer Register */
|
|
|
|
#define SSC_PDC_RPR 0x00000100
|
|
|
|
|
|
|
|
/* SSC PDC Receive Counter Register */
|
|
|
|
#define SSC_PDC_RCR 0x00000104
|
|
|
|
|
|
|
|
/* SSC PDC Transmit Pointer Register */
|
|
|
|
#define SSC_PDC_TPR 0x00000108
|
|
|
|
|
|
|
|
/* SSC PDC Receive Next Pointer Register */
|
|
|
|
#define SSC_PDC_RNPR 0x00000110
|
|
|
|
|
|
|
|
/* SSC PDC Receive Next Counter Register */
|
|
|
|
#define SSC_PDC_RNCR 0x00000114
|
|
|
|
|
|
|
|
/* SSC PDC Transmit Counter Register */
|
|
|
|
#define SSC_PDC_TCR 0x0000010c
|
|
|
|
|
|
|
|
/* SSC PDC Transmit Next Pointer Register */
|
|
|
|
#define SSC_PDC_TNPR 0x00000118
|
|
|
|
|
|
|
|
/* SSC PDC Transmit Next Counter Register */
|
|
|
|
#define SSC_PDC_TNCR 0x0000011c
|
|
|
|
|
|
|
|
/* SSC PDC Transfer Control Register */
|
|
|
|
#define SSC_PDC_PTCR 0x00000120
|
|
|
|
#define SSC_PDC_PTCR_RXTDIS_SIZE 1
|
|
|
|
#define SSC_PDC_PTCR_RXTDIS_OFFSET 1
|
|
|
|
#define SSC_PDC_PTCR_RXTEN_SIZE 1
|
|
|
|
#define SSC_PDC_PTCR_RXTEN_OFFSET 0
|
|
|
|
#define SSC_PDC_PTCR_TXTDIS_SIZE 1
|
|
|
|
#define SSC_PDC_PTCR_TXTDIS_OFFSET 9
|
|
|
|
#define SSC_PDC_PTCR_TXTEN_SIZE 1
|
|
|
|
#define SSC_PDC_PTCR_TXTEN_OFFSET 8
|
|
|
|
|
|
|
|
/* SSC PDC Transfer Status Register */
|
|
|
|
#define SSC_PDC_PTSR 0x00000124
|
|
|
|
#define SSC_PDC_PTSR_RXTEN_SIZE 1
|
|
|
|
#define SSC_PDC_PTSR_RXTEN_OFFSET 0
|
|
|
|
#define SSC_PDC_PTSR_TXTEN_SIZE 1
|
|
|
|
#define SSC_PDC_PTSR_TXTEN_OFFSET 8
|
|
|
|
|
|
|
|
/* Bit manipulation macros */
|
|
|
|
#define SSC_BIT(name) \
|
|
|
|
(1 << SSC_##name##_OFFSET)
|
|
|
|
#define SSC_BF(name, value) \
|
|
|
|
(((value) & ((1 << SSC_##name##_SIZE) - 1)) \
|
|
|
|
<< SSC_##name##_OFFSET)
|
|
|
|
#define SSC_BFEXT(name, value) \
|
|
|
|
(((value) >> SSC_##name##_OFFSET) \
|
|
|
|
& ((1 << SSC_##name##_SIZE) - 1))
|
|
|
|
#define SSC_BFINS(name, value, old) \
|
|
|
|
(((old) & ~(((1 << SSC_##name##_SIZE) - 1) \
|
|
|
|
<< SSC_##name##_OFFSET)) | SSC_BF(name, value))
|
|
|
|
|
|
|
|
/* Register access macros */
|
|
|
|
#define ssc_readl(base, reg) __raw_readl(base + SSC_##reg)
|
|
|
|
#define ssc_writel(base, reg, value) __raw_writel((value), base + SSC_##reg)
|
|
|
|
|
|
|
|
#endif /* __INCLUDE_ATMEL_SSC_H */
|