2015-06-02 22:34:37 +08:00
|
|
|
* Texas Instruments - dp83867 Giga bit ethernet phy
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- reg - The ID number for the phy, usually a small integer
|
2016-04-25 08:24:15 +08:00
|
|
|
- ti,rx-internal-delay - RGMII Receive Clock Delay - see dt-bindings/net/ti-dp83867.h
|
2017-01-13 22:32:34 +08:00
|
|
|
for applicable values. Required only if interface type is
|
|
|
|
PHY_INTERFACE_MODE_RGMII_ID or PHY_INTERFACE_MODE_RGMII_RXID
|
2015-06-09 03:30:55 +08:00
|
|
|
- ti,tx-internal-delay - RGMII Transmit Clock Delay - see dt-bindings/net/ti-dp83867.h
|
2017-01-13 22:32:34 +08:00
|
|
|
for applicable values. Required only if interface type is
|
|
|
|
PHY_INTERFACE_MODE_RGMII_ID or PHY_INTERFACE_MODE_RGMII_TXID
|
2015-06-09 03:30:55 +08:00
|
|
|
- ti,fifo-depth - Transmitt FIFO depth- see dt-bindings/net/ti-dp83867.h
|
2015-06-02 22:34:37 +08:00
|
|
|
for applicable values
|
|
|
|
|
2019-05-23 02:43:19 +08:00
|
|
|
Note: If the interface type is PHY_INTERFACE_MODE_RGMII the TX/RX clock delays
|
|
|
|
will be left at their default values, as set by the PHY's pin strapping.
|
|
|
|
The default strapping will use a delay of 2.00 ns. Thus
|
|
|
|
PHY_INTERFACE_MODE_RGMII, by default, does not behave as RGMII with no
|
|
|
|
internal delay, but as PHY_INTERFACE_MODE_RGMII_ID. The device tree
|
|
|
|
should use "rgmii-id" if internal delays are desired as this may be
|
|
|
|
changed in future to cause "rgmii" mode to disable delays.
|
|
|
|
|
2016-10-18 19:20:17 +08:00
|
|
|
Optional property:
|
|
|
|
- ti,min-output-impedance - MAC Interface Impedance control to set
|
|
|
|
the programmable output impedance to
|
|
|
|
minimum value (35 ohms).
|
|
|
|
- ti,max-output-impedance - MAC Interface Impedance control to set
|
|
|
|
the programmable output impedance to
|
|
|
|
maximum value (70 ohms).
|
2017-07-04 18:53:23 +08:00
|
|
|
- ti,dp83867-rxctrl-strap-quirk - This denotes the fact that the
|
|
|
|
board has RX_DV/RX_CTRL pin strapped in
|
|
|
|
mode 1 or 2. To ensure PHY operation,
|
|
|
|
there are specific actions that
|
|
|
|
software needs to take when this pin is
|
|
|
|
strapped in these modes. See data manual
|
|
|
|
for details.
|
2019-05-23 02:43:21 +08:00
|
|
|
- ti,clk-output-sel - Muxing option for CLK_OUT pin. See dt-bindings/net/ti-dp83867.h
|
|
|
|
for applicable values. The CLK_OUT pin can also
|
|
|
|
be disabled by this property. When omitted, the
|
|
|
|
PHY's default will be left as is.
|
2016-10-18 19:20:17 +08:00
|
|
|
|
|
|
|
Note: ti,min-output-impedance and ti,max-output-impedance are mutually
|
|
|
|
exclusive. When both properties are present ti,max-output-impedance
|
|
|
|
takes precedence.
|
|
|
|
|
2015-06-09 03:30:55 +08:00
|
|
|
Default child nodes are standard Ethernet PHY device
|
|
|
|
nodes as described in Documentation/devicetree/bindings/net/phy.txt
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
Example:
|
|
|
|
|
|
|
|
ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
2015-06-09 03:30:55 +08:00
|
|
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
|
|
|
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
|
|
|
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
|
2015-06-02 22:34:37 +08:00
|
|
|
};
|
2015-06-09 03:30:55 +08:00
|
|
|
|
|
|
|
Datasheet can be found:
|
|
|
|
http://www.ti.com/product/DP83867IR/datasheet
|