License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 22:07:57 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2012-04-13 19:10:24 +08:00
|
|
|
#ifndef __LINUX_OMAP_DMA_H
|
|
|
|
#define __LINUX_OMAP_DMA_H
|
2012-12-01 00:41:50 +08:00
|
|
|
/*
|
|
|
|
* Legacy OMAP DMA handling defines and functions
|
|
|
|
*
|
|
|
|
* NOTE: Do not use these any longer.
|
|
|
|
*
|
|
|
|
* Use the generic dmaengine functions as defined in
|
|
|
|
* include/linux/dmaengine.h.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Nokia Corporation
|
|
|
|
* Author: Juha Yrjölä <juha.yrjola@nokia.com>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
|
2015-10-27 02:23:53 +08:00
|
|
|
#define INT_DMA_LCD (NR_IRQS_LEGACY + 25)
|
2012-12-01 00:41:50 +08:00
|
|
|
|
|
|
|
#define OMAP1_DMA_TOUT_IRQ (1 << 0)
|
|
|
|
#define OMAP_DMA_DROP_IRQ (1 << 1)
|
|
|
|
#define OMAP_DMA_HALF_IRQ (1 << 2)
|
|
|
|
#define OMAP_DMA_FRAME_IRQ (1 << 3)
|
|
|
|
#define OMAP_DMA_LAST_IRQ (1 << 4)
|
|
|
|
#define OMAP_DMA_BLOCK_IRQ (1 << 5)
|
|
|
|
#define OMAP1_DMA_SYNC_IRQ (1 << 6)
|
|
|
|
#define OMAP2_DMA_PKT_IRQ (1 << 7)
|
|
|
|
#define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
|
|
|
|
#define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
|
|
|
|
#define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
|
|
|
|
#define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
|
|
|
|
|
|
|
|
#define OMAP_DMA_CCR_EN (1 << 7)
|
|
|
|
#define OMAP_DMA_CCR_RD_ACTIVE (1 << 9)
|
|
|
|
#define OMAP_DMA_CCR_WR_ACTIVE (1 << 10)
|
|
|
|
#define OMAP_DMA_CCR_SEL_SRC_DST_SYNC (1 << 24)
|
|
|
|
#define OMAP_DMA_CCR_BUFFERING_DISABLE (1 << 25)
|
|
|
|
|
|
|
|
#define OMAP_DMA_DATA_TYPE_S8 0x00
|
|
|
|
#define OMAP_DMA_DATA_TYPE_S16 0x01
|
|
|
|
#define OMAP_DMA_DATA_TYPE_S32 0x02
|
|
|
|
|
|
|
|
#define OMAP_DMA_SYNC_ELEMENT 0x00
|
|
|
|
#define OMAP_DMA_SYNC_FRAME 0x01
|
|
|
|
#define OMAP_DMA_SYNC_BLOCK 0x02
|
|
|
|
#define OMAP_DMA_SYNC_PACKET 0x03
|
|
|
|
|
|
|
|
#define OMAP_DMA_DST_SYNC_PREFETCH 0x02
|
|
|
|
#define OMAP_DMA_SRC_SYNC 0x01
|
|
|
|
#define OMAP_DMA_DST_SYNC 0x00
|
|
|
|
|
|
|
|
#define OMAP_DMA_PORT_EMIFF 0x00
|
|
|
|
#define OMAP_DMA_PORT_EMIFS 0x01
|
|
|
|
#define OMAP_DMA_PORT_OCP_T1 0x02
|
|
|
|
#define OMAP_DMA_PORT_TIPB 0x03
|
|
|
|
#define OMAP_DMA_PORT_OCP_T2 0x04
|
|
|
|
#define OMAP_DMA_PORT_MPUI 0x05
|
|
|
|
|
|
|
|
#define OMAP_DMA_AMODE_CONSTANT 0x00
|
|
|
|
#define OMAP_DMA_AMODE_POST_INC 0x01
|
|
|
|
#define OMAP_DMA_AMODE_SINGLE_IDX 0x02
|
|
|
|
#define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
|
|
|
|
|
|
|
|
#define DMA_DEFAULT_FIFO_DEPTH 0x10
|
|
|
|
#define DMA_DEFAULT_ARB_RATE 0x01
|
|
|
|
/* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
|
|
|
|
#define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
|
|
|
|
#define DMA_THREAD_RESERVE_ONET (0x01 << 12)
|
|
|
|
#define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
|
|
|
|
#define DMA_THREAD_RESERVE_THREET (0x03 << 12)
|
|
|
|
#define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
|
|
|
|
#define DMA_THREAD_FIFO_75 (0x01 << 14)
|
|
|
|
#define DMA_THREAD_FIFO_25 (0x02 << 14)
|
|
|
|
#define DMA_THREAD_FIFO_50 (0x03 << 14)
|
|
|
|
|
|
|
|
/* DMA4_OCP_SYSCONFIG bits */
|
|
|
|
#define DMA_SYSCONFIG_MIDLEMODE_MASK (3 << 12)
|
|
|
|
#define DMA_SYSCONFIG_CLOCKACTIVITY_MASK (3 << 8)
|
|
|
|
#define DMA_SYSCONFIG_EMUFREE (1 << 5)
|
|
|
|
#define DMA_SYSCONFIG_SIDLEMODE_MASK (3 << 3)
|
|
|
|
#define DMA_SYSCONFIG_SOFTRESET (1 << 2)
|
|
|
|
#define DMA_SYSCONFIG_AUTOIDLE (1 << 0)
|
|
|
|
|
|
|
|
#define DMA_SYSCONFIG_MIDLEMODE(n) ((n) << 12)
|
|
|
|
#define DMA_SYSCONFIG_SIDLEMODE(n) ((n) << 3)
|
|
|
|
|
|
|
|
#define DMA_IDLEMODE_SMARTIDLE 0x2
|
|
|
|
#define DMA_IDLEMODE_NO_IDLE 0x1
|
|
|
|
#define DMA_IDLEMODE_FORCE_IDLE 0x0
|
|
|
|
|
|
|
|
/* Chaining modes*/
|
|
|
|
#ifndef CONFIG_ARCH_OMAP1
|
|
|
|
#define OMAP_DMA_STATIC_CHAIN 0x1
|
|
|
|
#define OMAP_DMA_DYNAMIC_CHAIN 0x2
|
|
|
|
#define OMAP_DMA_CHAIN_ACTIVE 0x1
|
|
|
|
#define OMAP_DMA_CHAIN_INACTIVE 0x0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define DMA_CH_PRIO_HIGH 0x1
|
|
|
|
#define DMA_CH_PRIO_LOW 0x0 /* Def */
|
|
|
|
|
|
|
|
/* Errata handling */
|
|
|
|
#define IS_DMA_ERRATA(id) (errata & (id))
|
|
|
|
#define SET_DMA_ERRATA(id) (errata |= (id))
|
|
|
|
|
|
|
|
#define DMA_ERRATA_IFRAME_BUFFERING BIT(0x0)
|
|
|
|
#define DMA_ERRATA_PARALLEL_CHANNELS BIT(0x1)
|
|
|
|
#define DMA_ERRATA_i378 BIT(0x2)
|
|
|
|
#define DMA_ERRATA_i541 BIT(0x3)
|
|
|
|
#define DMA_ERRATA_i88 BIT(0x4)
|
|
|
|
#define DMA_ERRATA_3_3 BIT(0x5)
|
|
|
|
#define DMA_ROMCODE_BUG BIT(0x6)
|
|
|
|
|
|
|
|
/* Attributes for OMAP DMA Contrller */
|
|
|
|
#define DMA_LINKED_LCH BIT(0x0)
|
|
|
|
#define GLOBAL_PRIORITY BIT(0x1)
|
|
|
|
#define RESERVE_CHANNEL BIT(0x2)
|
|
|
|
#define IS_CSSA_32 BIT(0x3)
|
|
|
|
#define IS_CDSA_32 BIT(0x4)
|
|
|
|
#define IS_RW_PRIORITY BIT(0x5)
|
|
|
|
#define ENABLE_1510_MODE BIT(0x6)
|
|
|
|
#define SRC_PORT BIT(0x7)
|
|
|
|
#define DST_PORT BIT(0x8)
|
|
|
|
#define SRC_INDEX BIT(0x9)
|
|
|
|
#define DST_INDEX BIT(0xa)
|
|
|
|
#define IS_BURST_ONLY4 BIT(0xb)
|
|
|
|
#define CLEAR_CSR_ON_READ BIT(0xc)
|
|
|
|
#define IS_WORD_16 BIT(0xd)
|
|
|
|
#define ENABLE_16XX_MODE BIT(0xe)
|
|
|
|
#define HS_CHANNELS_RESERVED BIT(0xf)
|
|
|
|
|
|
|
|
/* Defines for DMA Capabilities */
|
|
|
|
#define DMA_HAS_TRANSPARENT_CAPS (0x1 << 18)
|
|
|
|
#define DMA_HAS_CONSTANT_FILL_CAPS (0x1 << 19)
|
|
|
|
#define DMA_HAS_DESCRIPTOR_CAPS (0x3 << 20)
|
|
|
|
|
|
|
|
enum omap_reg_offsets {
|
|
|
|
|
|
|
|
GCR, GSCR, GRST1, HW_ID,
|
|
|
|
PCH2_ID, PCH0_ID, PCH1_ID, PCHG_ID,
|
|
|
|
PCHD_ID, CAPS_0, CAPS_1, CAPS_2,
|
|
|
|
CAPS_3, CAPS_4, PCH2_SR, PCH0_SR,
|
|
|
|
PCH1_SR, PCHD_SR, REVISION, IRQSTATUS_L0,
|
|
|
|
IRQSTATUS_L1, IRQSTATUS_L2, IRQSTATUS_L3, IRQENABLE_L0,
|
|
|
|
IRQENABLE_L1, IRQENABLE_L2, IRQENABLE_L3, SYSSTATUS,
|
|
|
|
OCP_SYSCONFIG,
|
|
|
|
|
|
|
|
/* omap1+ specific */
|
|
|
|
CPC, CCR2, LCH_CTRL,
|
|
|
|
|
|
|
|
/* Common registers for all omap's */
|
|
|
|
CSDP, CCR, CICR, CSR,
|
|
|
|
CEN, CFN, CSFI, CSEI,
|
|
|
|
CSAC, CDAC, CDEI,
|
|
|
|
CDFI, CLNK_CTRL,
|
|
|
|
|
|
|
|
/* Channel specific registers */
|
|
|
|
CSSA, CDSA, COLOR,
|
|
|
|
CCEN, CCFN,
|
|
|
|
|
|
|
|
/* omap3630 and omap4 specific */
|
|
|
|
CDP, CNDP, CCDN,
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
enum omap_dma_burst_mode {
|
|
|
|
OMAP_DMA_DATA_BURST_DIS = 0,
|
|
|
|
OMAP_DMA_DATA_BURST_4,
|
|
|
|
OMAP_DMA_DATA_BURST_8,
|
|
|
|
OMAP_DMA_DATA_BURST_16,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum end_type {
|
|
|
|
OMAP_DMA_LITTLE_ENDIAN = 0,
|
|
|
|
OMAP_DMA_BIG_ENDIAN
|
|
|
|
};
|
|
|
|
|
|
|
|
enum omap_dma_color_mode {
|
|
|
|
OMAP_DMA_COLOR_DIS = 0,
|
|
|
|
OMAP_DMA_CONSTANT_FILL,
|
|
|
|
OMAP_DMA_TRANSPARENT_COPY
|
|
|
|
};
|
|
|
|
|
|
|
|
enum omap_dma_write_mode {
|
|
|
|
OMAP_DMA_WRITE_NON_POSTED = 0,
|
|
|
|
OMAP_DMA_WRITE_POSTED,
|
|
|
|
OMAP_DMA_WRITE_LAST_NON_POSTED
|
|
|
|
};
|
|
|
|
|
|
|
|
enum omap_dma_channel_mode {
|
|
|
|
OMAP_DMA_LCH_2D = 0,
|
|
|
|
OMAP_DMA_LCH_G,
|
|
|
|
OMAP_DMA_LCH_P,
|
|
|
|
OMAP_DMA_LCH_PD
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_dma_channel_params {
|
|
|
|
int data_type; /* data type 8,16,32 */
|
|
|
|
int elem_count; /* number of elements in a frame */
|
|
|
|
int frame_count; /* number of frames in a element */
|
|
|
|
|
|
|
|
int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
|
|
|
|
int src_amode; /* constant, post increment, indexed,
|
|
|
|
double indexed */
|
|
|
|
unsigned long src_start; /* source address : physical */
|
|
|
|
int src_ei; /* source element index */
|
|
|
|
int src_fi; /* source frame index */
|
|
|
|
|
|
|
|
int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
|
|
|
|
int dst_amode; /* constant, post increment, indexed,
|
|
|
|
double indexed */
|
|
|
|
unsigned long dst_start; /* source address : physical */
|
|
|
|
int dst_ei; /* source element index */
|
|
|
|
int dst_fi; /* source frame index */
|
|
|
|
|
|
|
|
int trigger; /* trigger attached if the channel is
|
|
|
|
synchronized */
|
|
|
|
int sync_mode; /* sycn on element, frame , block or packet */
|
|
|
|
int src_or_dst_synch; /* source synch(1) or destination synch(0) */
|
|
|
|
|
|
|
|
int ie; /* interrupt enabled */
|
|
|
|
|
|
|
|
unsigned char read_prio;/* read priority */
|
|
|
|
unsigned char write_prio;/* write priority */
|
|
|
|
|
|
|
|
#ifndef CONFIG_ARCH_OMAP1
|
|
|
|
enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_dma_lch {
|
|
|
|
int next_lch;
|
|
|
|
int dev_id;
|
|
|
|
u16 saved_csr;
|
|
|
|
u16 enabled_irqs;
|
|
|
|
const char *dev_name;
|
|
|
|
void (*callback)(int lch, u16 ch_status, void *data);
|
|
|
|
void *data;
|
|
|
|
long flags;
|
|
|
|
int state;
|
|
|
|
int chain_id;
|
|
|
|
int status;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_dma_dev_attr {
|
|
|
|
u32 dev_caps;
|
|
|
|
u16 lch_count;
|
|
|
|
u16 chan_count;
|
|
|
|
};
|
|
|
|
|
2013-11-09 02:04:06 +08:00
|
|
|
enum {
|
|
|
|
OMAP_DMA_REG_NONE,
|
|
|
|
OMAP_DMA_REG_16BIT,
|
|
|
|
OMAP_DMA_REG_2X16BIT,
|
|
|
|
OMAP_DMA_REG_32BIT,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_dma_reg {
|
|
|
|
u16 offset;
|
|
|
|
u8 stride;
|
|
|
|
u8 type;
|
|
|
|
};
|
|
|
|
|
2015-12-15 04:47:42 +08:00
|
|
|
#define SDMA_FILTER_PARAM(hw_req) ((int[]) { (hw_req) })
|
|
|
|
struct dma_slave_map;
|
|
|
|
|
2012-12-01 00:41:50 +08:00
|
|
|
/* System DMA platform data structure */
|
|
|
|
struct omap_system_dma_plat_info {
|
2013-12-10 19:08:01 +08:00
|
|
|
const struct omap_dma_reg *reg_map;
|
|
|
|
unsigned channel_stride;
|
2012-12-01 00:41:50 +08:00
|
|
|
struct omap_dma_dev_attr *dma_attr;
|
|
|
|
u32 errata;
|
|
|
|
void (*show_dma_caps)(void);
|
|
|
|
void (*clear_lch_regs)(int lch);
|
|
|
|
void (*clear_dma)(int lch);
|
|
|
|
void (*dma_write)(u32 val, int reg, int lch);
|
|
|
|
u32 (*dma_read)(int reg, int lch);
|
2015-12-15 04:47:42 +08:00
|
|
|
|
|
|
|
const struct dma_slave_map *slave_map;
|
|
|
|
int slavecnt;
|
2012-12-01 00:41:50 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP2PLUS
|
|
|
|
#define dma_omap2plus() 1
|
|
|
|
#else
|
|
|
|
#define dma_omap2plus() 0
|
2012-04-13 19:10:24 +08:00
|
|
|
#endif
|
2012-12-01 00:41:50 +08:00
|
|
|
#define dma_omap1() (!dma_omap2plus())
|
2013-11-02 21:26:57 +08:00
|
|
|
#define __dma_omap15xx(d) (dma_omap1() && (d)->dev_caps & ENABLE_1510_MODE)
|
|
|
|
#define __dma_omap16xx(d) (dma_omap1() && (d)->dev_caps & ENABLE_16XX_MODE)
|
|
|
|
#define dma_omap15xx() __dma_omap15xx(d)
|
|
|
|
#define dma_omap16xx() __dma_omap16xx(d)
|
2012-12-01 00:41:50 +08:00
|
|
|
|
2016-09-21 20:41:30 +08:00
|
|
|
#if defined(CONFIG_ARCH_OMAP)
|
2013-11-02 21:00:03 +08:00
|
|
|
extern struct omap_system_dma_plat_info *omap_get_plat_info(void);
|
|
|
|
|
2012-12-01 00:41:50 +08:00
|
|
|
extern void omap_set_dma_priority(int lch, int dst_port, int priority);
|
|
|
|
extern int omap_request_dma(int dev_id, const char *dev_name,
|
|
|
|
void (*callback)(int lch, u16 ch_status, void *data),
|
|
|
|
void *data, int *dma_ch);
|
|
|
|
extern void omap_disable_dma_irq(int ch, u16 irq_bits);
|
|
|
|
extern void omap_free_dma(int ch);
|
|
|
|
extern void omap_start_dma(int lch);
|
|
|
|
extern void omap_stop_dma(int lch);
|
|
|
|
extern void omap_set_dma_transfer_params(int lch, int data_type,
|
|
|
|
int elem_count, int frame_count,
|
|
|
|
int sync_mode,
|
|
|
|
int dma_trigger, int src_or_dst_synch);
|
|
|
|
extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
|
|
|
|
|
|
|
|
extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
|
|
|
|
unsigned long src_start,
|
|
|
|
int src_ei, int src_fi);
|
|
|
|
extern void omap_set_dma_src_data_pack(int lch, int enable);
|
|
|
|
extern void omap_set_dma_src_burst_mode(int lch,
|
|
|
|
enum omap_dma_burst_mode burst_mode);
|
|
|
|
|
|
|
|
extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
|
|
|
|
unsigned long dest_start,
|
|
|
|
int dst_ei, int dst_fi);
|
|
|
|
extern void omap_set_dma_dest_data_pack(int lch, int enable);
|
|
|
|
extern void omap_set_dma_dest_burst_mode(int lch,
|
|
|
|
enum omap_dma_burst_mode burst_mode);
|
|
|
|
|
|
|
|
extern dma_addr_t omap_get_dma_src_pos(int lch);
|
|
|
|
extern dma_addr_t omap_get_dma_dst_pos(int lch);
|
|
|
|
extern int omap_get_dma_active_status(int lch);
|
|
|
|
extern int omap_dma_running(void);
|
|
|
|
|
2014-04-24 20:28:20 +08:00
|
|
|
#if defined(CONFIG_ARCH_OMAP1) && IS_ENABLED(CONFIG_FB_OMAP)
|
2012-12-01 00:41:50 +08:00
|
|
|
#include <mach/lcd_dma.h>
|
|
|
|
#else
|
|
|
|
static inline int omap_lcd_dma_running(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-09-21 20:41:30 +08:00
|
|
|
#else /* CONFIG_ARCH_OMAP */
|
|
|
|
|
|
|
|
static inline struct omap_system_dma_plat_info *omap_get_plat_info(void)
|
|
|
|
{
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int omap_request_dma(int dev_id, const char *dev_name,
|
|
|
|
void (*callback)(int lch, u16 ch_status, void *data),
|
|
|
|
void *data, int *dma_ch)
|
|
|
|
{
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void omap_free_dma(int ch) { }
|
|
|
|
|
|
|
|
#endif /* CONFIG_ARCH_OMAP */
|
|
|
|
|
2012-12-01 00:41:50 +08:00
|
|
|
#endif /* __LINUX_OMAP_DMA_H */
|