2018-12-12 01:43:03 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2014-06-18 23:29:32 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Samsung Electronics Co., Ltd.
|
|
|
|
* Sylwester Nawrocki <s.nawrocki@samsung.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/clk/clk-conf.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/printk.h>
|
|
|
|
|
|
|
|
static int __set_clk_parents(struct device_node *node, bool clk_supplier)
|
|
|
|
{
|
|
|
|
struct of_phandle_args clkspec;
|
|
|
|
int index, rc, num_parents;
|
|
|
|
struct clk *clk, *pclk;
|
|
|
|
|
|
|
|
num_parents = of_count_phandle_with_args(node, "assigned-clock-parents",
|
|
|
|
"#clock-cells");
|
|
|
|
if (num_parents == -EINVAL)
|
2017-07-19 05:42:52 +08:00
|
|
|
pr_err("clk: invalid value of clock-parents property at %pOF\n",
|
|
|
|
node);
|
2014-06-18 23:29:32 +08:00
|
|
|
|
|
|
|
for (index = 0; index < num_parents; index++) {
|
|
|
|
rc = of_parse_phandle_with_args(node, "assigned-clock-parents",
|
|
|
|
"#clock-cells", index, &clkspec);
|
|
|
|
if (rc < 0) {
|
|
|
|
/* skip empty (null) phandles */
|
|
|
|
if (rc == -ENOENT)
|
|
|
|
continue;
|
|
|
|
else
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
if (clkspec.np == node && !clk_supplier)
|
|
|
|
return 0;
|
2015-02-06 07:39:11 +08:00
|
|
|
pclk = of_clk_get_from_provider(&clkspec);
|
2014-06-18 23:29:32 +08:00
|
|
|
if (IS_ERR(pclk)) {
|
2017-01-04 18:12:33 +08:00
|
|
|
if (PTR_ERR(pclk) != -EPROBE_DEFER)
|
2017-07-19 05:42:52 +08:00
|
|
|
pr_warn("clk: couldn't get parent clock %d for %pOF\n",
|
|
|
|
index, node);
|
2014-06-18 23:29:32 +08:00
|
|
|
return PTR_ERR(pclk);
|
|
|
|
}
|
|
|
|
|
|
|
|
rc = of_parse_phandle_with_args(node, "assigned-clocks",
|
|
|
|
"#clock-cells", index, &clkspec);
|
|
|
|
if (rc < 0)
|
|
|
|
goto err;
|
|
|
|
if (clkspec.np == node && !clk_supplier) {
|
|
|
|
rc = 0;
|
|
|
|
goto err;
|
|
|
|
}
|
2015-02-06 07:39:11 +08:00
|
|
|
clk = of_clk_get_from_provider(&clkspec);
|
2014-08-01 16:14:17 +08:00
|
|
|
if (IS_ERR(clk)) {
|
2017-01-04 18:12:33 +08:00
|
|
|
if (PTR_ERR(clk) != -EPROBE_DEFER)
|
2017-07-19 05:42:52 +08:00
|
|
|
pr_warn("clk: couldn't get assigned clock %d for %pOF\n",
|
|
|
|
index, node);
|
2014-08-01 16:14:17 +08:00
|
|
|
rc = PTR_ERR(clk);
|
2014-06-18 23:29:32 +08:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
rc = clk_set_parent(clk, pclk);
|
|
|
|
if (rc < 0)
|
|
|
|
pr_err("clk: failed to reparent %s to %s: %d\n",
|
|
|
|
__clk_get_name(clk), __clk_get_name(pclk), rc);
|
|
|
|
clk_put(clk);
|
|
|
|
clk_put(pclk);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
err:
|
|
|
|
clk_put(pclk);
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __set_clk_rates(struct device_node *node, bool clk_supplier)
|
|
|
|
{
|
|
|
|
struct of_phandle_args clkspec;
|
|
|
|
struct property *prop;
|
|
|
|
const __be32 *cur;
|
|
|
|
int rc, index = 0;
|
|
|
|
struct clk *clk;
|
|
|
|
u32 rate;
|
|
|
|
|
|
|
|
of_property_for_each_u32(node, "assigned-clock-rates", prop, cur, rate) {
|
|
|
|
if (rate) {
|
|
|
|
rc = of_parse_phandle_with_args(node, "assigned-clocks",
|
|
|
|
"#clock-cells", index, &clkspec);
|
|
|
|
if (rc < 0) {
|
|
|
|
/* skip empty (null) phandles */
|
|
|
|
if (rc == -ENOENT)
|
|
|
|
continue;
|
|
|
|
else
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
if (clkspec.np == node && !clk_supplier)
|
|
|
|
return 0;
|
|
|
|
|
2015-02-06 07:39:11 +08:00
|
|
|
clk = of_clk_get_from_provider(&clkspec);
|
2014-06-18 23:29:32 +08:00
|
|
|
if (IS_ERR(clk)) {
|
2017-01-04 18:12:33 +08:00
|
|
|
if (PTR_ERR(clk) != -EPROBE_DEFER)
|
2017-07-19 05:42:52 +08:00
|
|
|
pr_warn("clk: couldn't get clock %d for %pOF\n",
|
|
|
|
index, node);
|
2014-06-18 23:29:32 +08:00
|
|
|
return PTR_ERR(clk);
|
|
|
|
}
|
|
|
|
|
|
|
|
rc = clk_set_rate(clk, rate);
|
|
|
|
if (rc < 0)
|
2017-05-15 18:58:59 +08:00
|
|
|
pr_err("clk: couldn't set %s clk rate to %u (%d), current rate: %lu\n",
|
2015-04-27 17:29:52 +08:00
|
|
|
__clk_get_name(clk), rate, rc,
|
|
|
|
clk_get_rate(clk));
|
2014-06-18 23:29:32 +08:00
|
|
|
clk_put(clk);
|
|
|
|
}
|
|
|
|
index++;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* of_clk_set_defaults() - parse and set assigned clocks configuration
|
|
|
|
* @node: device node to apply clock settings for
|
|
|
|
* @clk_supplier: true if clocks supplied by @node should also be considered
|
|
|
|
*
|
|
|
|
* This function parses 'assigned-{clocks/clock-parents/clock-rates}' properties
|
|
|
|
* and sets any specified clock parents and rates. The @clk_supplier argument
|
|
|
|
* should be set to true if @node may be also a clock supplier of any clock
|
|
|
|
* listed in its 'assigned-clocks' or 'assigned-clock-parents' properties.
|
2015-05-22 02:02:56 +08:00
|
|
|
* If @clk_supplier is false the function exits returning 0 as soon as it
|
2014-06-18 23:29:32 +08:00
|
|
|
* determines the @node is also a supplier of any of the clocks.
|
|
|
|
*/
|
|
|
|
int of_clk_set_defaults(struct device_node *node, bool clk_supplier)
|
|
|
|
{
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
if (!node)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
rc = __set_clk_parents(node, clk_supplier);
|
|
|
|
if (rc < 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
return __set_clk_rates(node, clk_supplier);
|
|
|
|
}
|
2014-08-04 18:48:58 +08:00
|
|
|
EXPORT_SYMBOL_GPL(of_clk_set_defaults);
|