2015-06-02 22:34:37 +08:00
|
|
|
* Texas Instruments - dp83867 Giga bit ethernet phy
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- reg - The ID number for the phy, usually a small integer
|
2016-04-25 08:24:15 +08:00
|
|
|
- ti,rx-internal-delay - RGMII Receive Clock Delay - see dt-bindings/net/ti-dp83867.h
|
2015-06-02 22:34:37 +08:00
|
|
|
for applicable values
|
2015-06-09 03:30:55 +08:00
|
|
|
- ti,tx-internal-delay - RGMII Transmit Clock Delay - see dt-bindings/net/ti-dp83867.h
|
2015-06-02 22:34:37 +08:00
|
|
|
for applicable values
|
2015-06-09 03:30:55 +08:00
|
|
|
- ti,fifo-depth - Transmitt FIFO depth- see dt-bindings/net/ti-dp83867.h
|
2015-06-02 22:34:37 +08:00
|
|
|
for applicable values
|
|
|
|
|
2015-06-09 03:30:55 +08:00
|
|
|
Default child nodes are standard Ethernet PHY device
|
|
|
|
nodes as described in Documentation/devicetree/bindings/net/phy.txt
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
Example:
|
|
|
|
|
|
|
|
ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
2015-06-09 03:30:55 +08:00
|
|
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
|
|
|
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
|
|
|
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
|
2015-06-02 22:34:37 +08:00
|
|
|
};
|
2015-06-09 03:30:55 +08:00
|
|
|
|
|
|
|
Datasheet can be found:
|
|
|
|
http://www.ti.com/product/DP83867IR/datasheet
|