2005-04-17 06:20:36 +08:00
|
|
|
/* cpudata.h: Per-cpu parameters.
|
|
|
|
*
|
2006-02-27 15:24:22 +08:00
|
|
|
* Copyright (C) 2003, 2005, 2006 David S. Miller (davem@davemloft.net)
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _SPARC64_CPUDATA_H
|
|
|
|
#define _SPARC64_CPUDATA_H
|
|
|
|
|
2006-02-27 15:24:22 +08:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/percpu.h>
|
2006-02-27 15:24:22 +08:00
|
|
|
#include <linux/threads.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
/* Dcache line 1 */
|
2005-08-30 13:46:43 +08:00
|
|
|
unsigned int __softirq_pending; /* must be 1st, see rtrap.S */
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned int multiplier;
|
|
|
|
unsigned int counter;
|
|
|
|
unsigned int idle_volume;
|
|
|
|
unsigned long clock_tick; /* %tick's per second */
|
|
|
|
unsigned long udelay_val;
|
|
|
|
|
2006-02-01 10:30:27 +08:00
|
|
|
/* Dcache line 2, rarely used */
|
2005-09-26 15:32:17 +08:00
|
|
|
unsigned int dcache_size;
|
|
|
|
unsigned int dcache_line_size;
|
|
|
|
unsigned int icache_size;
|
|
|
|
unsigned int icache_line_size;
|
|
|
|
unsigned int ecache_size;
|
|
|
|
unsigned int ecache_line_size;
|
|
|
|
unsigned int __pad3;
|
2006-02-01 10:30:13 +08:00
|
|
|
unsigned int __pad4;
|
2005-04-17 06:20:36 +08:00
|
|
|
} cpuinfo_sparc;
|
|
|
|
|
|
|
|
DECLARE_PER_CPU(cpuinfo_sparc, __cpu_data);
|
|
|
|
#define cpu_data(__cpu) per_cpu(__cpu_data, (__cpu))
|
|
|
|
#define local_cpu_data() __get_cpu_var(__cpu_data)
|
|
|
|
|
2006-02-27 15:24:22 +08:00
|
|
|
/* Trap handling code needs to get at a few critical values upon
|
|
|
|
* trap entry and to process TSB misses. These cannot be in the
|
|
|
|
* per_cpu() area as we really need to lock them into the TLB and
|
|
|
|
* thus make them part of the main kernel image. As a result we
|
|
|
|
* try to make this as small as possible.
|
|
|
|
*
|
|
|
|
* This is padded out and aligned to 64-bytes to avoid false sharing
|
|
|
|
* on SMP.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* If you modify the size of this structure, please update
|
|
|
|
* TRAP_BLOCK_SZ_SHIFT below.
|
|
|
|
*/
|
|
|
|
struct thread_info;
|
|
|
|
struct trap_per_cpu {
|
|
|
|
/* D-cache line 1 */
|
|
|
|
struct thread_info *thread;
|
|
|
|
unsigned long pgd_paddr;
|
|
|
|
unsigned long __pad1[2];
|
|
|
|
|
|
|
|
/* D-cache line 2 */
|
|
|
|
unsigned long __pad2[4];
|
|
|
|
} __attribute__((aligned(64)));
|
|
|
|
extern struct trap_per_cpu trap_block[NR_CPUS];
|
|
|
|
extern void init_cur_cpu_trap(void);
|
|
|
|
extern void per_cpu_patch(void);
|
|
|
|
|
|
|
|
#endif /* !(__ASSEMBLY__) */
|
|
|
|
|
|
|
|
#define TRAP_PER_CPU_THREAD 0x00
|
|
|
|
#define TRAP_PER_CPU_PGD_PADDR 0x08
|
|
|
|
|
|
|
|
#define TRAP_BLOCK_SZ_SHIFT 6
|
|
|
|
|
|
|
|
/* Clobbers %g1, loads %g6 with local processor's cpuid */
|
|
|
|
#define __GET_CPUID \
|
|
|
|
ba,pt %xcc, __get_cpu_id; \
|
|
|
|
rd %pc, %g1;
|
|
|
|
|
|
|
|
/* Clobbers %g1, current address space PGD phys address into %g7. */
|
|
|
|
#define TRAP_LOAD_PGD_PHYS \
|
|
|
|
__GET_CPUID \
|
|
|
|
sllx %g6, TRAP_BLOCK_SZ_SHIFT, %g6; \
|
|
|
|
sethi %hi(trap_block), %g7; \
|
|
|
|
or %g7, %lo(trap_block), %g7; \
|
|
|
|
add %g7, %g6, %g7; \
|
|
|
|
ldx [%g7 + TRAP_PER_CPU_PGD_PADDR], %g7;
|
|
|
|
|
|
|
|
/* Clobbers %g1, loads local processor's IRQ work area into %g6. */
|
|
|
|
#define TRAP_LOAD_IRQ_WORK \
|
|
|
|
__GET_CPUID \
|
|
|
|
sethi %hi(__irq_work), %g1; \
|
|
|
|
sllx %g6, 6, %g6; \
|
|
|
|
or %g1, %lo(__irq_work), %g1; \
|
|
|
|
add %g1, %g6, %g6;
|
|
|
|
|
|
|
|
/* Clobbers %g1, loads %g6 with current thread info pointer. */
|
|
|
|
#define TRAP_LOAD_THREAD_REG \
|
|
|
|
__GET_CPUID \
|
|
|
|
sllx %g6, TRAP_BLOCK_SZ_SHIFT, %g6; \
|
|
|
|
sethi %hi(trap_block), %g1; \
|
|
|
|
or %g1, %lo(trap_block), %g1; \
|
|
|
|
ldx [%g1 + %g6], %g6;
|
|
|
|
|
|
|
|
/* Given the current thread info pointer in %g6, load the per-cpu
|
|
|
|
* area base of the current processor into %g5. REG1 and REG2 are
|
|
|
|
* clobbered.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
#define LOAD_PER_CPU_BASE(REG1, REG2) \
|
|
|
|
ldub [%g6 + TI_CPU], REG1; \
|
|
|
|
sethi %hi(__per_cpu_shift), %g5; \
|
|
|
|
sethi %hi(__per_cpu_base), REG2; \
|
|
|
|
ldx [%g5 + %lo(__per_cpu_shift)], %g5; \
|
|
|
|
ldx [REG2 + %lo(__per_cpu_base)], REG2; \
|
|
|
|
sllx REG1, %g5, %g5; \
|
|
|
|
add %g5, REG2, %g5;
|
|
|
|
#else
|
|
|
|
#define LOAD_PER_CPU_BASE(REG1, REG2)
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif /* _SPARC64_CPUDATA_H */
|