2019-05-27 14:55:01 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2011-08-26 13:35:19 +08:00
|
|
|
/*
|
|
|
|
* MX25 CPU type detection
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
|
|
|
|
* Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/io.h>
|
2015-03-13 21:31:54 +08:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
2012-09-13 21:18:39 +08:00
|
|
|
|
|
|
|
#include "iim.h"
|
2012-09-14 14:14:45 +08:00
|
|
|
#include "hardware.h"
|
2011-08-26 13:35:19 +08:00
|
|
|
|
|
|
|
static int mx25_cpu_rev = -1;
|
|
|
|
|
|
|
|
static int mx25_read_cpu_rev(void)
|
|
|
|
{
|
|
|
|
u32 rev;
|
2015-03-13 21:31:54 +08:00
|
|
|
void __iomem *iim_base;
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,imx25-iim");
|
|
|
|
iim_base = of_iomap(np, 0);
|
|
|
|
BUG_ON(!iim_base);
|
|
|
|
rev = readl(iim_base + MXC_IIMSREV);
|
|
|
|
iounmap(iim_base);
|
2011-08-26 13:35:19 +08:00
|
|
|
|
|
|
|
switch (rev) {
|
|
|
|
case 0x00:
|
|
|
|
return IMX_CHIP_REVISION_1_0;
|
|
|
|
case 0x01:
|
|
|
|
return IMX_CHIP_REVISION_1_1;
|
|
|
|
default:
|
|
|
|
return IMX_CHIP_REVISION_UNKNOWN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int mx25_revision(void)
|
|
|
|
{
|
|
|
|
if (mx25_cpu_rev == -1)
|
|
|
|
mx25_cpu_rev = mx25_read_cpu_rev();
|
|
|
|
|
|
|
|
return mx25_cpu_rev;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(mx25_revision);
|