2013-01-03 03:04:57 +08:00
|
|
|
/*
|
2006-06-25 04:21:27 +08:00
|
|
|
* Copyright (c) 2006 Simtec Electronics
|
|
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
|
|
*
|
|
|
|
* http://armlinux.simtec.co.uk/.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/timer.h>
|
|
|
|
#include <linux/init.h>
|
2008-10-21 21:06:38 +08:00
|
|
|
#include <linux/clk.h>
|
2007-05-29 01:19:16 +08:00
|
|
|
#include <linux/delay.h>
|
2011-12-22 08:01:38 +08:00
|
|
|
#include <linux/device.h>
|
2011-04-23 04:03:21 +08:00
|
|
|
#include <linux/syscore_ops.h>
|
2006-12-18 06:22:26 +08:00
|
|
|
#include <linux/serial_core.h>
|
2006-06-25 04:21:27 +08:00
|
|
|
#include <linux/platform_device.h>
|
2008-09-06 19:10:45 +08:00
|
|
|
#include <linux/io.h>
|
2006-06-25 04:21:27 +08:00
|
|
|
|
|
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <asm/mach/map.h>
|
|
|
|
#include <asm/mach/irq.h>
|
|
|
|
|
2006-09-14 20:29:15 +08:00
|
|
|
#include <asm/proc-fns.h>
|
2006-06-25 04:21:27 +08:00
|
|
|
#include <asm/irq.h>
|
2012-03-29 01:30:01 +08:00
|
|
|
#include <asm/system_misc.h>
|
2006-06-25 04:21:27 +08:00
|
|
|
|
2013-01-03 03:04:57 +08:00
|
|
|
#include <mach/hardware.h>
|
2008-08-05 23:14:15 +08:00
|
|
|
#include <mach/regs-clock.h>
|
|
|
|
#include <mach/regs-dsc.h>
|
2013-01-03 03:04:57 +08:00
|
|
|
#include <mach/regs-gpio.h>
|
|
|
|
#include <mach/regs-power.h>
|
2006-06-25 04:21:27 +08:00
|
|
|
|
2013-01-03 03:04:57 +08:00
|
|
|
#include <plat/clock.h>
|
2008-10-08 05:26:09 +08:00
|
|
|
#include <plat/cpu.h>
|
2013-01-03 03:04:57 +08:00
|
|
|
#include <plat/cpu-freq.h>
|
2008-10-08 05:26:09 +08:00
|
|
|
#include <plat/devs.h>
|
2010-10-18 18:56:45 +08:00
|
|
|
#include <plat/nand-core.h>
|
2013-01-03 03:04:57 +08:00
|
|
|
#include <plat/pll.h>
|
|
|
|
#include <plat/pm.h>
|
|
|
|
#include <plat/regs-serial.h>
|
|
|
|
#include <plat/regs-spi.h>
|
|
|
|
#include <plat/s3c2412.h>
|
|
|
|
|
|
|
|
#define S3C2412_SWRST (S3C24XX_VA_CLKPWR + 0x30)
|
|
|
|
#define S3C2412_SWRST_RESET (0x533C2412)
|
2006-06-25 04:21:27 +08:00
|
|
|
|
|
|
|
#ifndef CONFIG_CPU_S3C2412_ONLY
|
|
|
|
void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
|
2006-09-18 17:19:06 +08:00
|
|
|
|
|
|
|
static inline void s3c2412_init_gpio2(void)
|
|
|
|
{
|
|
|
|
s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define s3c2412_init_gpio2() do { } while(0)
|
2006-06-25 04:21:27 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Initial IO mappings */
|
|
|
|
|
|
|
|
static struct map_desc s3c2412_iodesc[] __initdata = {
|
|
|
|
IODESC_ENT(CLKPWR),
|
|
|
|
IODESC_ENT(TIMER),
|
|
|
|
IODESC_ENT(WATCHDOG),
|
2009-07-31 06:23:36 +08:00
|
|
|
{
|
|
|
|
.virtual = (unsigned long)S3C2412_VA_SSMC,
|
|
|
|
.pfn = __phys_to_pfn(S3C2412_PA_SSMC),
|
|
|
|
.length = SZ_1M,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = (unsigned long)S3C2412_VA_EBI,
|
|
|
|
.pfn = __phys_to_pfn(S3C2412_PA_EBI),
|
|
|
|
.length = SZ_1M,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
2006-06-25 04:21:27 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* uart registration process */
|
|
|
|
|
|
|
|
void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
|
|
|
|
{
|
|
|
|
s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
|
|
|
|
|
|
|
|
/* rename devices that are s3c2412/s3c2413 specific */
|
|
|
|
s3c_device_sdi.name = "s3c2412-sdi";
|
2006-09-21 03:46:09 +08:00
|
|
|
s3c_device_lcd.name = "s3c2412-lcd";
|
2010-10-18 18:56:45 +08:00
|
|
|
s3c_nand_setname("s3c2412-nand");
|
2007-05-16 17:51:45 +08:00
|
|
|
|
2007-10-05 04:41:20 +08:00
|
|
|
/* alter IRQ of SDI controller */
|
|
|
|
|
|
|
|
s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
|
|
|
|
s3c_device_sdi.resource[1].end = IRQ_S3C2412_SDI;
|
|
|
|
|
2007-05-16 17:51:45 +08:00
|
|
|
/* spi channel related changes, s3c2412/13 specific */
|
|
|
|
s3c_device_spi0.name = "s3c2412-spi";
|
|
|
|
s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
|
|
|
|
s3c_device_spi1.name = "s3c2412-spi";
|
|
|
|
s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
|
|
|
|
s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
|
|
|
|
|
2006-06-25 04:21:27 +08:00
|
|
|
}
|
|
|
|
|
2006-09-14 20:29:15 +08:00
|
|
|
/* s3c2412_idle
|
|
|
|
*
|
|
|
|
* use the standard idle call by ensuring the idle mode
|
|
|
|
* in power config, then issuing the idle co-processor
|
|
|
|
* instruction
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void s3c2412_idle(void)
|
|
|
|
{
|
|
|
|
unsigned long tmp;
|
|
|
|
|
|
|
|
/* ensure our idle mode is to go to idle */
|
|
|
|
|
|
|
|
tmp = __raw_readl(S3C2412_PWRCFG);
|
|
|
|
tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
|
|
|
|
tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
|
|
|
|
__raw_writel(tmp, S3C2412_PWRCFG);
|
|
|
|
|
|
|
|
cpu_do_idle();
|
|
|
|
}
|
|
|
|
|
2011-12-23 06:37:44 +08:00
|
|
|
void s3c2412_restart(char mode, const char *cmd)
|
2007-05-29 01:19:16 +08:00
|
|
|
{
|
2011-12-23 06:37:44 +08:00
|
|
|
if (mode == 's')
|
|
|
|
soft_restart(0);
|
|
|
|
|
2007-05-29 01:19:16 +08:00
|
|
|
/* errata "Watch-dog/Software Reset Problem" specifies that
|
|
|
|
* this reset must be done with the SYSCLK sourced from
|
|
|
|
* EXTCLK instead of FOUT to avoid a glitch in the reset
|
|
|
|
* mechanism.
|
|
|
|
*
|
|
|
|
* See the watchdog section of the S3C2412 manual for more
|
|
|
|
* information on this fix.
|
|
|
|
*/
|
|
|
|
|
|
|
|
__raw_writel(0x00, S3C2412_CLKSRC);
|
|
|
|
__raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
|
|
|
|
|
|
|
|
mdelay(1);
|
|
|
|
}
|
|
|
|
|
2006-06-25 04:21:27 +08:00
|
|
|
/* s3c2412_map_io
|
|
|
|
*
|
|
|
|
* register the standard cpu IO areas, and any passed in from the
|
|
|
|
* machine specific initialisation.
|
|
|
|
*/
|
|
|
|
|
2008-10-21 21:06:31 +08:00
|
|
|
void __init s3c2412_map_io(void)
|
2006-06-25 04:21:27 +08:00
|
|
|
{
|
|
|
|
/* move base of IO */
|
|
|
|
|
2006-09-18 17:19:06 +08:00
|
|
|
s3c2412_init_gpio2();
|
2006-06-25 04:21:27 +08:00
|
|
|
|
2006-09-14 20:29:15 +08:00
|
|
|
/* set our idle function */
|
|
|
|
|
2011-08-03 23:34:59 +08:00
|
|
|
arm_pm_idle = s3c2412_idle;
|
2006-09-14 20:29:15 +08:00
|
|
|
|
2006-06-25 04:21:27 +08:00
|
|
|
/* register our io-tables */
|
|
|
|
|
|
|
|
iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
|
|
|
|
}
|
|
|
|
|
2008-10-21 21:06:38 +08:00
|
|
|
void __init_or_cpufreq s3c2412_setup_clocks(void)
|
2006-06-25 04:21:27 +08:00
|
|
|
{
|
2008-10-21 21:06:38 +08:00
|
|
|
struct clk *xtal_clk;
|
2006-06-25 04:21:27 +08:00
|
|
|
unsigned long tmp;
|
2008-10-21 21:06:38 +08:00
|
|
|
unsigned long xtal;
|
2006-06-25 04:21:27 +08:00
|
|
|
unsigned long fclk;
|
|
|
|
unsigned long hclk;
|
|
|
|
unsigned long pclk;
|
|
|
|
|
2008-10-21 21:06:38 +08:00
|
|
|
xtal_clk = clk_get(NULL, "xtal");
|
|
|
|
xtal = clk_get_rate(xtal_clk);
|
|
|
|
clk_put(xtal_clk);
|
|
|
|
|
2006-06-25 04:21:27 +08:00
|
|
|
/* now we've got our machine bits initialised, work out what
|
|
|
|
* clocks we've got */
|
|
|
|
|
2008-10-21 21:06:38 +08:00
|
|
|
fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal * 2);
|
2006-06-25 04:21:27 +08:00
|
|
|
|
2008-01-28 20:01:30 +08:00
|
|
|
clk_mpll.rate = fclk;
|
|
|
|
|
2006-06-25 04:21:27 +08:00
|
|
|
tmp = __raw_readl(S3C2410_CLKDIVN);
|
|
|
|
|
|
|
|
/* work out clock scalings */
|
|
|
|
|
|
|
|
hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
|
2008-04-16 07:08:36 +08:00
|
|
|
hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
|
2006-06-25 04:21:27 +08:00
|
|
|
pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
|
|
|
|
|
|
|
|
/* print brieft summary of clocks, etc */
|
|
|
|
|
|
|
|
printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
|
|
|
|
print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
|
|
|
|
|
2008-10-21 21:06:38 +08:00
|
|
|
s3c24xx_setup_clocks(fclk, hclk, pclk);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init s3c2412_init_clocks(int xtal)
|
|
|
|
{
|
2006-06-25 04:21:27 +08:00
|
|
|
/* initialise the clocks here, to allow other things like the
|
|
|
|
* console to use them
|
|
|
|
*/
|
|
|
|
|
2008-10-21 21:06:38 +08:00
|
|
|
s3c24xx_register_baseclocks(xtal);
|
|
|
|
s3c2412_setup_clocks();
|
2006-06-25 04:21:27 +08:00
|
|
|
s3c2412_baseclk_add();
|
|
|
|
}
|
|
|
|
|
2011-12-22 08:01:38 +08:00
|
|
|
/* need to register the subsystem before we actually register the device, and
|
2006-06-25 04:21:27 +08:00
|
|
|
* we also need to ensure that it has been initialised before any of the
|
|
|
|
* drivers even try to use it (even if not on an s3c2412 based system)
|
|
|
|
* as a driver which may support both 2410 and 2440 may try and use it.
|
|
|
|
*/
|
|
|
|
|
2011-12-22 08:01:38 +08:00
|
|
|
struct bus_type s3c2412_subsys = {
|
2007-12-20 09:09:39 +08:00
|
|
|
.name = "s3c2412-core",
|
2011-12-22 08:01:38 +08:00
|
|
|
.dev_name = "s3c2412-core",
|
2006-06-25 04:21:27 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __init s3c2412_core_init(void)
|
|
|
|
{
|
2011-12-22 08:01:38 +08:00
|
|
|
return subsys_system_register(&s3c2412_subsys, NULL);
|
2006-06-25 04:21:27 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
core_initcall(s3c2412_core_init);
|
|
|
|
|
2011-12-22 08:01:38 +08:00
|
|
|
static struct device s3c2412_dev = {
|
|
|
|
.bus = &s3c2412_subsys,
|
2006-06-25 04:21:27 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
int __init s3c2412_init(void)
|
|
|
|
{
|
|
|
|
printk("S3C2412: Initialising architecture\n");
|
|
|
|
|
2011-10-22 03:00:53 +08:00
|
|
|
#ifdef CONFIG_PM
|
2011-04-23 04:03:21 +08:00
|
|
|
register_syscore_ops(&s3c2412_pm_syscore_ops);
|
2011-10-22 03:00:53 +08:00
|
|
|
#endif
|
2011-04-23 04:03:21 +08:00
|
|
|
register_syscore_ops(&s3c24xx_irq_syscore_ops);
|
|
|
|
|
2011-12-22 08:01:38 +08:00
|
|
|
return device_register(&s3c2412_dev);
|
2006-06-25 04:21:27 +08:00
|
|
|
}
|