2019-05-19 21:51:31 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2010-12-18 21:39:28 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
|
2015-10-13 03:15:34 +08:00
|
|
|
* Copyright (C) 2014 Oleksij Rempel <linux@rempel-privat.de>
|
|
|
|
* Add Alphascale ASM9260 support.
|
2010-12-18 21:39:28 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irq.h>
|
2015-07-08 05:11:46 +08:00
|
|
|
#include <linux/irqchip.h>
|
2012-08-20 21:34:56 +08:00
|
|
|
#include <linux/irqdomain.h>
|
2010-12-18 21:39:28 +08:00
|
|
|
#include <linux/io.h>
|
2012-08-20 21:34:56 +08:00
|
|
|
#include <linux/of.h>
|
2013-03-25 21:13:22 +08:00
|
|
|
#include <linux/of_address.h>
|
2012-08-20 21:34:56 +08:00
|
|
|
#include <linux/of_irq.h>
|
2013-03-25 21:20:05 +08:00
|
|
|
#include <linux/stmp_device.h>
|
2012-08-20 10:14:56 +08:00
|
|
|
#include <asm/exception.h>
|
2010-12-18 21:39:28 +08:00
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
#include "alphascale_asm9260-icoll.h"
|
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
/*
|
|
|
|
* this device provide 4 offsets for each register:
|
|
|
|
* 0x0 - plain read write mode
|
|
|
|
* 0x4 - set mode, OR logic.
|
|
|
|
* 0x8 - clr mode, XOR logic.
|
|
|
|
* 0xc - togle mode.
|
|
|
|
*/
|
|
|
|
#define SET_REG 4
|
|
|
|
#define CLR_REG 8
|
|
|
|
|
2010-12-18 21:39:28 +08:00
|
|
|
#define HW_ICOLL_VECTOR 0x0000
|
|
|
|
#define HW_ICOLL_LEVELACK 0x0010
|
|
|
|
#define HW_ICOLL_CTRL 0x0020
|
2012-08-20 10:14:56 +08:00
|
|
|
#define HW_ICOLL_STAT_OFFSET 0x0070
|
2015-10-13 03:15:33 +08:00
|
|
|
#define HW_ICOLL_INTERRUPT0 0x0120
|
|
|
|
#define HW_ICOLL_INTERRUPTn(n) ((n) * 0x10)
|
|
|
|
#define BM_ICOLL_INTR_ENABLE BIT(2)
|
2010-12-18 21:39:28 +08:00
|
|
|
#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 0x1
|
|
|
|
|
2012-08-20 21:34:56 +08:00
|
|
|
#define ICOLL_NUM_IRQS 128
|
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
enum icoll_type {
|
|
|
|
ICOLL,
|
|
|
|
ASM9260_ICOLL,
|
|
|
|
};
|
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
struct icoll_priv {
|
|
|
|
void __iomem *vector;
|
|
|
|
void __iomem *levelack;
|
|
|
|
void __iomem *ctrl;
|
|
|
|
void __iomem *stat;
|
|
|
|
void __iomem *intr;
|
2015-10-13 03:15:34 +08:00
|
|
|
void __iomem *clear;
|
|
|
|
enum icoll_type type;
|
2015-10-13 03:15:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct icoll_priv icoll_priv;
|
2012-08-20 21:34:56 +08:00
|
|
|
static struct irq_domain *icoll_domain;
|
2010-12-18 21:39:28 +08:00
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
/* calculate bit offset depending on number of intterupt per register */
|
|
|
|
static u32 icoll_intr_bitshift(struct irq_data *d, u32 bit)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* mask lower part of hwirq to convert it
|
|
|
|
* in 0, 1, 2 or 3 and then multiply it by 8 (or shift by 3)
|
|
|
|
*/
|
|
|
|
return bit << ((d->hwirq & 3) << 3);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* calculate mem offset depending on number of intterupt per register */
|
|
|
|
static void __iomem *icoll_intr_reg(struct irq_data *d)
|
|
|
|
{
|
|
|
|
/* offset = hwirq / intr_per_reg * 0x10 */
|
|
|
|
return icoll_priv.intr + ((d->hwirq >> 2) * 0x10);
|
|
|
|
}
|
|
|
|
|
2011-02-19 04:31:41 +08:00
|
|
|
static void icoll_ack_irq(struct irq_data *d)
|
2010-12-18 21:39:28 +08:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* The Interrupt Collector is able to prioritize irqs.
|
|
|
|
* Currently only level 0 is used. So acking can use
|
|
|
|
* BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally.
|
|
|
|
*/
|
|
|
|
__raw_writel(BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0,
|
2015-10-13 03:15:33 +08:00
|
|
|
icoll_priv.levelack);
|
2010-12-18 21:39:28 +08:00
|
|
|
}
|
|
|
|
|
2011-02-19 04:31:41 +08:00
|
|
|
static void icoll_mask_irq(struct irq_data *d)
|
2010-12-18 21:39:28 +08:00
|
|
|
{
|
2015-10-13 03:15:33 +08:00
|
|
|
__raw_writel(BM_ICOLL_INTR_ENABLE,
|
|
|
|
icoll_priv.intr + CLR_REG + HW_ICOLL_INTERRUPTn(d->hwirq));
|
2010-12-18 21:39:28 +08:00
|
|
|
}
|
|
|
|
|
2011-02-19 04:31:41 +08:00
|
|
|
static void icoll_unmask_irq(struct irq_data *d)
|
2010-12-18 21:39:28 +08:00
|
|
|
{
|
2015-10-13 03:15:33 +08:00
|
|
|
__raw_writel(BM_ICOLL_INTR_ENABLE,
|
|
|
|
icoll_priv.intr + SET_REG + HW_ICOLL_INTERRUPTn(d->hwirq));
|
2010-12-18 21:39:28 +08:00
|
|
|
}
|
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
static void asm9260_mask_irq(struct irq_data *d)
|
|
|
|
{
|
|
|
|
__raw_writel(icoll_intr_bitshift(d, BM_ICOLL_INTR_ENABLE),
|
|
|
|
icoll_intr_reg(d) + CLR_REG);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void asm9260_unmask_irq(struct irq_data *d)
|
|
|
|
{
|
|
|
|
__raw_writel(ASM9260_BM_CLEAR_BIT(d->hwirq),
|
|
|
|
icoll_priv.clear +
|
|
|
|
ASM9260_HW_ICOLL_CLEARn(d->hwirq));
|
|
|
|
|
|
|
|
__raw_writel(icoll_intr_bitshift(d, BM_ICOLL_INTR_ENABLE),
|
|
|
|
icoll_intr_reg(d) + SET_REG);
|
|
|
|
}
|
|
|
|
|
2010-12-18 21:39:28 +08:00
|
|
|
static struct irq_chip mxs_icoll_chip = {
|
2011-02-19 04:31:41 +08:00
|
|
|
.irq_ack = icoll_ack_irq,
|
|
|
|
.irq_mask = icoll_mask_irq,
|
|
|
|
.irq_unmask = icoll_unmask_irq,
|
2016-12-28 02:29:57 +08:00
|
|
|
.flags = IRQCHIP_MASK_ON_SUSPEND |
|
|
|
|
IRQCHIP_SKIP_SET_WAKE,
|
2010-12-18 21:39:28 +08:00
|
|
|
};
|
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
static struct irq_chip asm9260_icoll_chip = {
|
|
|
|
.irq_ack = icoll_ack_irq,
|
|
|
|
.irq_mask = asm9260_mask_irq,
|
|
|
|
.irq_unmask = asm9260_unmask_irq,
|
2016-12-28 02:29:57 +08:00
|
|
|
.flags = IRQCHIP_MASK_ON_SUSPEND |
|
|
|
|
IRQCHIP_SKIP_SET_WAKE,
|
2015-10-13 03:15:34 +08:00
|
|
|
};
|
|
|
|
|
2012-08-20 10:14:56 +08:00
|
|
|
asmlinkage void __exception_irq_entry icoll_handle_irq(struct pt_regs *regs)
|
|
|
|
{
|
|
|
|
u32 irqnr;
|
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
irqnr = __raw_readl(icoll_priv.stat);
|
|
|
|
__raw_writel(irqnr, icoll_priv.vector);
|
2014-08-26 18:03:24 +08:00
|
|
|
handle_domain_irq(icoll_domain, irqnr, regs);
|
2012-08-20 10:14:56 +08:00
|
|
|
}
|
|
|
|
|
2012-08-20 21:34:56 +08:00
|
|
|
static int icoll_irq_domain_map(struct irq_domain *d, unsigned int virq,
|
|
|
|
irq_hw_number_t hw)
|
2010-12-18 21:39:28 +08:00
|
|
|
{
|
2015-10-13 03:15:34 +08:00
|
|
|
struct irq_chip *chip;
|
|
|
|
|
|
|
|
if (icoll_priv.type == ICOLL)
|
|
|
|
chip = &mxs_icoll_chip;
|
|
|
|
else
|
|
|
|
chip = &asm9260_icoll_chip;
|
|
|
|
|
|
|
|
irq_set_chip_and_handler(virq, chip, handle_level_irq);
|
2012-08-20 21:34:56 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2010-12-18 21:39:28 +08:00
|
|
|
|
2015-04-27 20:54:24 +08:00
|
|
|
static const struct irq_domain_ops icoll_irq_domain_ops = {
|
2012-08-20 21:34:56 +08:00
|
|
|
.map = icoll_irq_domain_map,
|
|
|
|
.xlate = irq_domain_xlate_onecell,
|
|
|
|
};
|
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
static void __init icoll_add_domain(struct device_node *np,
|
|
|
|
int num)
|
|
|
|
{
|
|
|
|
icoll_domain = irq_domain_add_linear(np, num,
|
|
|
|
&icoll_irq_domain_ops, NULL);
|
|
|
|
|
|
|
|
if (!icoll_domain)
|
2017-07-19 05:43:10 +08:00
|
|
|
panic("%pOF: unable to create irq domain", np);
|
2015-10-13 03:15:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __iomem * __init icoll_init_iobase(struct device_node *np)
|
2012-08-20 21:34:56 +08:00
|
|
|
{
|
2015-10-13 03:15:33 +08:00
|
|
|
void __iomem *icoll_base;
|
|
|
|
|
|
|
|
icoll_base = of_io_request_and_map(np, 0, np->name);
|
2016-03-09 09:21:40 +08:00
|
|
|
if (IS_ERR(icoll_base))
|
2017-07-19 05:43:10 +08:00
|
|
|
panic("%pOF: unable to map resource", np);
|
2015-10-13 03:15:33 +08:00
|
|
|
return icoll_base;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init icoll_of_init(struct device_node *np,
|
|
|
|
struct device_node *interrupt_parent)
|
|
|
|
{
|
|
|
|
void __iomem *icoll_base;
|
|
|
|
|
2015-10-13 03:15:34 +08:00
|
|
|
icoll_priv.type = ICOLL;
|
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
icoll_base = icoll_init_iobase(np);
|
|
|
|
icoll_priv.vector = icoll_base + HW_ICOLL_VECTOR;
|
|
|
|
icoll_priv.levelack = icoll_base + HW_ICOLL_LEVELACK;
|
|
|
|
icoll_priv.ctrl = icoll_base + HW_ICOLL_CTRL;
|
|
|
|
icoll_priv.stat = icoll_base + HW_ICOLL_STAT_OFFSET;
|
|
|
|
icoll_priv.intr = icoll_base + HW_ICOLL_INTERRUPT0;
|
2015-10-13 03:15:34 +08:00
|
|
|
icoll_priv.clear = NULL;
|
2013-03-25 21:13:22 +08:00
|
|
|
|
2010-12-18 21:39:28 +08:00
|
|
|
/*
|
|
|
|
* Interrupt Collector reset, which initializes the priority
|
|
|
|
* for each irq to level 0.
|
|
|
|
*/
|
2015-10-13 03:15:33 +08:00
|
|
|
stmp_reset_block(icoll_priv.ctrl);
|
2010-12-18 21:39:28 +08:00
|
|
|
|
2015-10-13 03:15:33 +08:00
|
|
|
icoll_add_domain(np, ICOLL_NUM_IRQS);
|
2015-10-13 03:15:30 +08:00
|
|
|
|
|
|
|
return 0;
|
2012-08-20 21:34:56 +08:00
|
|
|
}
|
2013-03-25 21:34:51 +08:00
|
|
|
IRQCHIP_DECLARE(mxs, "fsl,icoll", icoll_of_init);
|
2015-10-13 03:15:34 +08:00
|
|
|
|
|
|
|
static int __init asm9260_of_init(struct device_node *np,
|
|
|
|
struct device_node *interrupt_parent)
|
|
|
|
{
|
|
|
|
void __iomem *icoll_base;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
icoll_priv.type = ASM9260_ICOLL;
|
|
|
|
|
|
|
|
icoll_base = icoll_init_iobase(np);
|
|
|
|
icoll_priv.vector = icoll_base + ASM9260_HW_ICOLL_VECTOR;
|
|
|
|
icoll_priv.levelack = icoll_base + ASM9260_HW_ICOLL_LEVELACK;
|
|
|
|
icoll_priv.ctrl = icoll_base + ASM9260_HW_ICOLL_CTRL;
|
|
|
|
icoll_priv.stat = icoll_base + ASM9260_HW_ICOLL_STAT_OFFSET;
|
|
|
|
icoll_priv.intr = icoll_base + ASM9260_HW_ICOLL_INTERRUPT0;
|
|
|
|
icoll_priv.clear = icoll_base + ASM9260_HW_ICOLL_CLEAR0;
|
|
|
|
|
|
|
|
writel_relaxed(ASM9260_BM_CTRL_IRQ_ENABLE,
|
|
|
|
icoll_priv.ctrl);
|
|
|
|
/*
|
|
|
|
* ASM9260 don't provide reset bit. So, we need to set level 0
|
|
|
|
* manually.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < 16 * 0x10; i += 0x10)
|
|
|
|
writel(0, icoll_priv.intr + i);
|
|
|
|
|
|
|
|
icoll_add_domain(np, ASM9260_NUM_IRQS);
|
2016-01-29 17:57:53 +08:00
|
|
|
set_handle_irq(icoll_handle_irq);
|
2015-10-13 03:15:34 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
IRQCHIP_DECLARE(asm9260, "alphascale,asm9260-icoll", asm9260_of_init);
|