2007-07-12 16:25:29 +08:00
|
|
|
/*
|
|
|
|
* Blackfin CPLB initialization
|
|
|
|
*
|
|
|
|
* Copyright 2004-2007 Analog Devices Inc.
|
|
|
|
*
|
|
|
|
* Bugs: Enter bugs at http://blackfin.uclinux.org/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see the file COPYING, or write
|
|
|
|
* to the Free Software Foundation, Inc.,
|
|
|
|
* 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
|
|
|
|
#include <asm/blackfin.h>
|
2008-10-16 23:33:53 +08:00
|
|
|
#include <asm/cacheflush.h>
|
2007-10-10 23:55:26 +08:00
|
|
|
#include <asm/cplb.h>
|
2007-07-12 16:25:29 +08:00
|
|
|
#include <asm/cplbinit.h>
|
|
|
|
|
2008-07-14 17:04:14 +08:00
|
|
|
#define CPLB_MEM CONFIG_MAX_MEM_SIZE
|
2008-04-25 02:04:05 +08:00
|
|
|
|
2008-04-23 08:23:51 +08:00
|
|
|
/*
|
|
|
|
* Number of required data CPLB switchtable entries
|
|
|
|
* MEMSIZE / 4 (we mostly install 4M page size CPLBs
|
|
|
|
* approx 16 for smaller 1MB page size CPLBs for allignment purposes
|
|
|
|
* 1 for L1 Data Memory
|
|
|
|
* possibly 1 for L2 Data Memory
|
|
|
|
* 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
|
|
|
|
* 1 for ASYNC Memory
|
|
|
|
*/
|
2008-04-25 02:04:05 +08:00
|
|
|
#define MAX_SWITCH_D_CPLBS (((CPLB_MEM / 4) + 16 + 1 + 1 + 1 \
|
2008-04-23 08:23:51 +08:00
|
|
|
+ ASYNC_MEMORY_CPLB_COVERAGE) * 2)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Number of required instruction CPLB switchtable entries
|
|
|
|
* MEMSIZE / 4 (we mostly install 4M page size CPLBs
|
|
|
|
* approx 12 for smaller 1MB page size CPLBs for allignment purposes
|
|
|
|
* 1 for L1 Instruction Memory
|
|
|
|
* possibly 1 for L2 Instruction Memory
|
|
|
|
* 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
|
|
|
|
*/
|
2008-04-25 02:04:05 +08:00
|
|
|
#define MAX_SWITCH_I_CPLBS (((CPLB_MEM / 4) + 12 + 1 + 1 + 1) * 2)
|
2008-04-23 08:23:51 +08:00
|
|
|
|
|
|
|
|
2007-11-21 15:55:45 +08:00
|
|
|
u_long icplb_table[MAX_CPLBS + 1];
|
|
|
|
u_long dcplb_table[MAX_CPLBS + 1];
|
2007-07-12 16:25:29 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_CPLB_SWITCH_TAB_L1
|
2007-11-21 15:55:45 +08:00
|
|
|
# define PDT_ATTR __attribute__((l1_data))
|
2007-07-12 16:25:29 +08:00
|
|
|
#else
|
2007-11-21 15:55:45 +08:00
|
|
|
# define PDT_ATTR
|
|
|
|
#endif
|
2007-07-12 16:25:29 +08:00
|
|
|
|
2007-11-21 15:55:45 +08:00
|
|
|
u_long ipdt_table[MAX_SWITCH_I_CPLBS + 1] PDT_ATTR;
|
|
|
|
u_long dpdt_table[MAX_SWITCH_D_CPLBS + 1] PDT_ATTR;
|
2007-07-12 16:25:29 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_CPLB_INFO
|
2007-11-21 15:55:45 +08:00
|
|
|
u_long ipdt_swapcount_table[MAX_SWITCH_I_CPLBS] PDT_ATTR;
|
|
|
|
u_long dpdt_swapcount_table[MAX_SWITCH_D_CPLBS] PDT_ATTR;
|
|
|
|
#endif
|
2007-07-12 16:25:29 +08:00
|
|
|
|
|
|
|
struct s_cplb {
|
|
|
|
struct cplb_tab init_i;
|
|
|
|
struct cplb_tab init_d;
|
|
|
|
struct cplb_tab switch_i;
|
|
|
|
struct cplb_tab switch_d;
|
|
|
|
};
|
|
|
|
|
2007-10-10 23:55:26 +08:00
|
|
|
#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
|
2007-07-12 16:25:29 +08:00
|
|
|
static struct cplb_desc cplb_data[] = {
|
|
|
|
{
|
|
|
|
.start = 0,
|
|
|
|
.end = SIZE_1K,
|
|
|
|
.psize = SIZE_1K,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | I_CPLB | D_CPLB,
|
|
|
|
.i_conf = SDRAM_OOPS,
|
|
|
|
.d_conf = SDRAM_OOPS,
|
|
|
|
#if defined(CONFIG_DEBUG_HUNT_FOR_ZERO)
|
|
|
|
.valid = 1,
|
|
|
|
#else
|
|
|
|
.valid = 0,
|
|
|
|
#endif
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "Zero Pointer Guard Page",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = L1_CODE_START,
|
|
|
|
.end = L1_CODE_START + L1_CODE_LENGTH,
|
|
|
|
.psize = SIZE_4M,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | I_CPLB,
|
|
|
|
.i_conf = L1_IMEMORY,
|
|
|
|
.d_conf = 0,
|
|
|
|
.valid = 1,
|
|
|
|
.name = "L1 I-Memory",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = L1_DATA_A_START,
|
|
|
|
.end = L1_DATA_B_START + L1_DATA_B_LENGTH,
|
|
|
|
.psize = SIZE_4M,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | D_CPLB,
|
|
|
|
.i_conf = 0,
|
|
|
|
.d_conf = L1_DMEMORY,
|
|
|
|
#if ((L1_DATA_A_LENGTH > 0) || (L1_DATA_B_LENGTH > 0))
|
|
|
|
.valid = 1,
|
|
|
|
#else
|
|
|
|
.valid = 0,
|
|
|
|
#endif
|
|
|
|
.name = "L1 D-Memory",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = 0,
|
|
|
|
.end = 0, /* dynamic */
|
|
|
|
.psize = 0,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | I_CPLB | D_CPLB,
|
2007-11-21 16:12:12 +08:00
|
|
|
.i_conf = SDRAM_IGENERIC,
|
|
|
|
.d_conf = SDRAM_DGENERIC,
|
2007-07-12 16:25:29 +08:00
|
|
|
.valid = 1,
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "Kernel Memory",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = 0, /* dynamic */
|
|
|
|
.end = 0, /* dynamic */
|
|
|
|
.psize = 0,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | D_CPLB,
|
2007-11-21 16:12:12 +08:00
|
|
|
.i_conf = SDRAM_IGENERIC,
|
|
|
|
.d_conf = SDRAM_DNON_CHBL,
|
2007-07-12 16:25:29 +08:00
|
|
|
.valid = 1,
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "uClinux MTD Memory",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = 0, /* dynamic */
|
|
|
|
.end = 0, /* dynamic */
|
|
|
|
.psize = SIZE_1M,
|
|
|
|
.attr = INITIAL_T | SWITCH_T | D_CPLB,
|
|
|
|
.d_conf = SDRAM_DNON_CHBL,
|
|
|
|
.valid = 1,
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "Uncached DMA Zone",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = 0, /* dynamic */
|
|
|
|
.end = 0, /* dynamic */
|
|
|
|
.psize = 0,
|
|
|
|
.attr = SWITCH_T | D_CPLB,
|
|
|
|
.i_conf = 0, /* dynamic */
|
|
|
|
.d_conf = 0, /* dynamic */
|
|
|
|
.valid = 1,
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "Reserved Memory",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = ASYNC_BANK0_BASE,
|
|
|
|
.end = ASYNC_BANK3_BASE + ASYNC_BANK3_SIZE,
|
|
|
|
.psize = 0,
|
|
|
|
.attr = SWITCH_T | D_CPLB,
|
|
|
|
.d_conf = SDRAM_EBIU,
|
|
|
|
.valid = 1,
|
2007-11-21 16:12:12 +08:00
|
|
|
.name = "Asynchronous Memory Banks",
|
2007-07-12 16:25:29 +08:00
|
|
|
},
|
|
|
|
{
|
2007-11-21 16:12:12 +08:00
|
|
|
.start = L2_START,
|
|
|
|
.end = L2_START + L2_LENGTH,
|
2007-07-12 16:25:29 +08:00
|
|
|
.psize = SIZE_1M,
|
2007-11-21 16:12:12 +08:00
|
|
|
.attr = SWITCH_T | I_CPLB | D_CPLB,
|
2008-10-09 14:11:57 +08:00
|
|
|
.i_conf = L2_IMEMORY,
|
|
|
|
.d_conf = L2_DMEMORY,
|
2008-08-13 16:16:11 +08:00
|
|
|
.valid = (L2_LENGTH > 0),
|
2007-07-12 16:25:29 +08:00
|
|
|
.name = "L2 Memory",
|
2007-11-21 16:12:12 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = BOOT_ROM_START,
|
|
|
|
.end = BOOT_ROM_START + BOOT_ROM_LENGTH,
|
|
|
|
.psize = SIZE_1M,
|
|
|
|
.attr = SWITCH_T | I_CPLB | D_CPLB,
|
|
|
|
.i_conf = SDRAM_IGENERIC,
|
|
|
|
.d_conf = SDRAM_DGENERIC,
|
|
|
|
.valid = 1,
|
|
|
|
.name = "On-Chip BootROM",
|
|
|
|
},
|
2007-07-12 16:25:29 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static u16 __init lock_kernel_check(u32 start, u32 end)
|
|
|
|
{
|
2008-10-27 18:12:53 +08:00
|
|
|
if (start >= (u32)_end || end <= (u32)_stext)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* This cplb block overlapped with kernel area. */
|
|
|
|
return IN_KERNEL;
|
2007-07-12 16:25:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned short __init
|
|
|
|
fill_cplbtab(struct cplb_tab *table,
|
|
|
|
unsigned long start, unsigned long end,
|
|
|
|
unsigned long block_size, unsigned long cplb_data)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
switch (block_size) {
|
|
|
|
case SIZE_4M:
|
|
|
|
i = 3;
|
|
|
|
break;
|
|
|
|
case SIZE_1M:
|
|
|
|
i = 2;
|
|
|
|
break;
|
|
|
|
case SIZE_4K:
|
|
|
|
i = 1;
|
|
|
|
break;
|
|
|
|
case SIZE_1K:
|
|
|
|
default:
|
|
|
|
i = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
cplb_data = (cplb_data & ~(3 << 16)) | (i << 16);
|
|
|
|
|
|
|
|
while ((start < end) && (table->pos < table->size)) {
|
|
|
|
|
|
|
|
table->tab[table->pos++] = start;
|
|
|
|
|
|
|
|
if (lock_kernel_check(start, start + block_size) == IN_KERNEL)
|
|
|
|
table->tab[table->pos++] =
|
|
|
|
cplb_data | CPLB_LOCK | CPLB_DIRTY;
|
|
|
|
else
|
|
|
|
table->tab[table->pos++] = cplb_data;
|
|
|
|
|
|
|
|
start += block_size;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned short __init
|
|
|
|
close_cplbtab(struct cplb_tab *table)
|
|
|
|
{
|
|
|
|
|
|
|
|
while (table->pos < table->size) {
|
|
|
|
|
|
|
|
table->tab[table->pos++] = 0;
|
|
|
|
table->tab[table->pos++] = 0; /* !CPLB_VALID */
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* helper function */
|
2008-06-25 12:41:51 +08:00
|
|
|
static void __init
|
|
|
|
__fill_code_cplbtab(struct cplb_tab *t, int i, u32 a_start, u32 a_end)
|
2007-07-12 16:25:29 +08:00
|
|
|
{
|
|
|
|
if (cplb_data[i].psize) {
|
|
|
|
fill_cplbtab(t,
|
|
|
|
cplb_data[i].start,
|
|
|
|
cplb_data[i].end,
|
|
|
|
cplb_data[i].psize,
|
|
|
|
cplb_data[i].i_conf);
|
|
|
|
} else {
|
2007-10-10 23:55:26 +08:00
|
|
|
#if defined(CONFIG_BFIN_ICACHE)
|
2007-07-25 11:19:14 +08:00
|
|
|
if (ANOMALY_05000263 && i == SDRAM_KERN) {
|
2007-07-12 16:25:29 +08:00
|
|
|
fill_cplbtab(t,
|
|
|
|
cplb_data[i].start,
|
|
|
|
cplb_data[i].end,
|
|
|
|
SIZE_4M,
|
|
|
|
cplb_data[i].i_conf);
|
|
|
|
} else
|
|
|
|
#endif
|
|
|
|
{
|
|
|
|
fill_cplbtab(t,
|
|
|
|
cplb_data[i].start,
|
|
|
|
a_start,
|
|
|
|
SIZE_1M,
|
|
|
|
cplb_data[i].i_conf);
|
|
|
|
fill_cplbtab(t,
|
|
|
|
a_start,
|
|
|
|
a_end,
|
|
|
|
SIZE_4M,
|
|
|
|
cplb_data[i].i_conf);
|
|
|
|
fill_cplbtab(t, a_end,
|
|
|
|
cplb_data[i].end,
|
|
|
|
SIZE_1M,
|
|
|
|
cplb_data[i].i_conf);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-06-25 12:41:51 +08:00
|
|
|
static void __init
|
|
|
|
__fill_data_cplbtab(struct cplb_tab *t, int i, u32 a_start, u32 a_end)
|
2007-07-12 16:25:29 +08:00
|
|
|
{
|
|
|
|
if (cplb_data[i].psize) {
|
|
|
|
fill_cplbtab(t,
|
|
|
|
cplb_data[i].start,
|
|
|
|
cplb_data[i].end,
|
|
|
|
cplb_data[i].psize,
|
|
|
|
cplb_data[i].d_conf);
|
|
|
|
} else {
|
|
|
|
fill_cplbtab(t,
|
|
|
|
cplb_data[i].start,
|
|
|
|
a_start, SIZE_1M,
|
|
|
|
cplb_data[i].d_conf);
|
|
|
|
fill_cplbtab(t, a_start,
|
|
|
|
a_end, SIZE_4M,
|
|
|
|
cplb_data[i].d_conf);
|
|
|
|
fill_cplbtab(t, a_end,
|
|
|
|
cplb_data[i].end,
|
|
|
|
SIZE_1M,
|
|
|
|
cplb_data[i].d_conf);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-10-08 17:32:57 +08:00
|
|
|
void __init generate_cplb_tables(void)
|
2007-07-12 16:25:29 +08:00
|
|
|
{
|
|
|
|
|
|
|
|
u16 i, j, process;
|
|
|
|
u32 a_start, a_end, as, ae, as_1m;
|
|
|
|
|
|
|
|
struct cplb_tab *t_i = NULL;
|
|
|
|
struct cplb_tab *t_d = NULL;
|
|
|
|
struct s_cplb cplb;
|
|
|
|
|
2008-04-24 05:13:10 +08:00
|
|
|
printk(KERN_INFO "NOMPU: setting up cplb tables for global access\n");
|
|
|
|
|
2007-07-12 16:25:29 +08:00
|
|
|
cplb.init_i.size = MAX_CPLBS;
|
|
|
|
cplb.init_d.size = MAX_CPLBS;
|
|
|
|
cplb.switch_i.size = MAX_SWITCH_I_CPLBS;
|
|
|
|
cplb.switch_d.size = MAX_SWITCH_D_CPLBS;
|
|
|
|
|
|
|
|
cplb.init_i.pos = 0;
|
|
|
|
cplb.init_d.pos = 0;
|
|
|
|
cplb.switch_i.pos = 0;
|
|
|
|
cplb.switch_d.pos = 0;
|
|
|
|
|
|
|
|
cplb.init_i.tab = icplb_table;
|
|
|
|
cplb.init_d.tab = dcplb_table;
|
|
|
|
cplb.switch_i.tab = ipdt_table;
|
|
|
|
cplb.switch_d.tab = dpdt_table;
|
|
|
|
|
|
|
|
cplb_data[SDRAM_KERN].end = memory_end;
|
|
|
|
|
|
|
|
#ifdef CONFIG_MTD_UCLINUX
|
|
|
|
cplb_data[SDRAM_RAM_MTD].start = memory_mtd_start;
|
|
|
|
cplb_data[SDRAM_RAM_MTD].end = memory_mtd_start + mtd_size;
|
|
|
|
cplb_data[SDRAM_RAM_MTD].valid = mtd_size > 0;
|
|
|
|
# if defined(CONFIG_ROMFS_FS)
|
|
|
|
cplb_data[SDRAM_RAM_MTD].attr |= I_CPLB;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The ROMFS_FS size is often not multiple of 1MB.
|
|
|
|
* This can cause multiple CPLB sets covering the same memory area.
|
|
|
|
* This will then cause multiple CPLB hit exceptions.
|
|
|
|
* Workaround: We ensure a contiguous memory area by extending the kernel
|
|
|
|
* memory section over the mtd section.
|
|
|
|
* For ROMFS_FS memory must be covered with ICPLBs anyways.
|
|
|
|
* So there is no difference between kernel and mtd memory setup.
|
|
|
|
*/
|
|
|
|
|
|
|
|
cplb_data[SDRAM_KERN].end = memory_mtd_start + mtd_size;;
|
|
|
|
cplb_data[SDRAM_RAM_MTD].valid = 0;
|
|
|
|
|
|
|
|
# endif
|
|
|
|
#else
|
|
|
|
cplb_data[SDRAM_RAM_MTD].valid = 0;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
cplb_data[SDRAM_DMAZ].start = _ramend - DMA_UNCACHED_REGION;
|
|
|
|
cplb_data[SDRAM_DMAZ].end = _ramend;
|
|
|
|
|
|
|
|
cplb_data[RES_MEM].start = _ramend;
|
|
|
|
cplb_data[RES_MEM].end = physical_mem_end;
|
|
|
|
|
|
|
|
if (reserved_mem_dcache_on)
|
|
|
|
cplb_data[RES_MEM].d_conf = SDRAM_DGENERIC;
|
|
|
|
else
|
|
|
|
cplb_data[RES_MEM].d_conf = SDRAM_DNON_CHBL;
|
|
|
|
|
|
|
|
if (reserved_mem_icache_on)
|
|
|
|
cplb_data[RES_MEM].i_conf = SDRAM_IGENERIC;
|
|
|
|
else
|
|
|
|
cplb_data[RES_MEM].i_conf = SDRAM_INON_CHBL;
|
|
|
|
|
2007-11-21 16:12:12 +08:00
|
|
|
for (i = ZERO_P; i < ARRAY_SIZE(cplb_data); ++i) {
|
2007-07-12 16:25:29 +08:00
|
|
|
if (!cplb_data[i].valid)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
as_1m = cplb_data[i].start % SIZE_1M;
|
|
|
|
|
|
|
|
/* We need to make sure all sections are properly 1M aligned
|
|
|
|
* However between Kernel Memory and the Kernel mtd section, depending on the
|
|
|
|
* rootfs size, there can be overlapping memory areas.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (as_1m && i != L1I_MEM && i != L1D_MEM) {
|
|
|
|
#ifdef CONFIG_MTD_UCLINUX
|
|
|
|
if (i == SDRAM_RAM_MTD) {
|
|
|
|
if ((cplb_data[SDRAM_KERN].end + 1) > cplb_data[SDRAM_RAM_MTD].start)
|
|
|
|
cplb_data[SDRAM_RAM_MTD].start = (cplb_data[i].start & (-2*SIZE_1M)) + SIZE_1M;
|
|
|
|
else
|
|
|
|
cplb_data[SDRAM_RAM_MTD].start = (cplb_data[i].start & (-2*SIZE_1M));
|
|
|
|
} else
|
|
|
|
#endif
|
|
|
|
printk(KERN_WARNING "Unaligned Start of %s at 0x%X\n",
|
|
|
|
cplb_data[i].name, cplb_data[i].start);
|
|
|
|
}
|
|
|
|
|
|
|
|
as = cplb_data[i].start % SIZE_4M;
|
|
|
|
ae = cplb_data[i].end % SIZE_4M;
|
|
|
|
|
|
|
|
if (as)
|
|
|
|
a_start = cplb_data[i].start + (SIZE_4M - (as));
|
|
|
|
else
|
|
|
|
a_start = cplb_data[i].start;
|
|
|
|
|
|
|
|
a_end = cplb_data[i].end - ae;
|
|
|
|
|
|
|
|
for (j = INITIAL_T; j <= SWITCH_T; j++) {
|
|
|
|
|
|
|
|
switch (j) {
|
|
|
|
case INITIAL_T:
|
|
|
|
if (cplb_data[i].attr & INITIAL_T) {
|
|
|
|
t_i = &cplb.init_i;
|
|
|
|
t_d = &cplb.init_d;
|
|
|
|
process = 1;
|
|
|
|
} else
|
|
|
|
process = 0;
|
|
|
|
break;
|
|
|
|
case SWITCH_T:
|
|
|
|
if (cplb_data[i].attr & SWITCH_T) {
|
|
|
|
t_i = &cplb.switch_i;
|
|
|
|
t_d = &cplb.switch_d;
|
|
|
|
process = 1;
|
|
|
|
} else
|
|
|
|
process = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
process = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!process)
|
|
|
|
continue;
|
|
|
|
if (cplb_data[i].attr & I_CPLB)
|
|
|
|
__fill_code_cplbtab(t_i, i, a_start, a_end);
|
|
|
|
|
|
|
|
if (cplb_data[i].attr & D_CPLB)
|
|
|
|
__fill_data_cplbtab(t_d, i, a_start, a_end);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* close tables */
|
|
|
|
|
|
|
|
close_cplbtab(&cplb.init_i);
|
|
|
|
close_cplbtab(&cplb.init_d);
|
|
|
|
|
|
|
|
cplb.init_i.tab[cplb.init_i.pos] = -1;
|
|
|
|
cplb.init_d.tab[cplb.init_d.pos] = -1;
|
|
|
|
cplb.switch_i.tab[cplb.switch_i.pos] = -1;
|
|
|
|
cplb.switch_d.tab[cplb.switch_d.pos] = -1;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|