2005-09-26 14:04:21 +08:00
|
|
|
/*
|
|
|
|
* Support for the interrupt controllers found on Power Macintosh,
|
|
|
|
* currently Apple's "Grand Central" interrupt controller in all
|
|
|
|
* it's incarnations. OpenPIC support used on newer machines is
|
|
|
|
* in a separate file
|
|
|
|
*
|
|
|
|
* Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
|
2005-12-13 15:01:21 +08:00
|
|
|
* Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
|
|
|
|
* IBM, Corp.
|
2005-09-26 14:04:21 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/stddef.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/signal.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/interrupt.h>
|
2011-04-27 01:14:57 +08:00
|
|
|
#include <linux/syscore_ops.h>
|
2005-09-26 14:04:21 +08:00
|
|
|
#include <linux/adb.h>
|
|
|
|
#include <linux/pmu.h>
|
|
|
|
|
|
|
|
#include <asm/sections.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/smp.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/pmac_feature.h>
|
|
|
|
#include <asm/mpic.h>
|
2008-05-08 12:27:15 +08:00
|
|
|
#include <asm/xmon.h>
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-10-10 20:58:41 +08:00
|
|
|
#include "pmac.h"
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-10-10 20:58:41 +08:00
|
|
|
#ifdef CONFIG_PPC32
|
2005-09-26 14:04:21 +08:00
|
|
|
struct pmac_irq_hw {
|
|
|
|
unsigned int event;
|
|
|
|
unsigned int enable;
|
|
|
|
unsigned int ack;
|
|
|
|
unsigned int level;
|
|
|
|
};
|
|
|
|
|
2010-06-19 01:10:01 +08:00
|
|
|
/* Workaround flags for 32bit powermac machines */
|
|
|
|
unsigned int of_irq_workarounds;
|
|
|
|
struct device_node *of_irq_dflt_pic;
|
|
|
|
|
2005-09-26 14:04:21 +08:00
|
|
|
/* Default addresses */
|
2005-12-13 15:01:21 +08:00
|
|
|
static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
|
2005-09-26 14:04:21 +08:00
|
|
|
|
|
|
|
static int max_irqs;
|
|
|
|
static int max_real_irqs;
|
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
static DEFINE_RAW_SPINLOCK(pmac_pic_lock);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2012-04-23 20:30:02 +08:00
|
|
|
/* The max irq number this driver deals with is 128; see max_irqs */
|
|
|
|
static DECLARE_BITMAP(ppc_lost_interrupts, 128);
|
|
|
|
static DECLARE_BITMAP(ppc_cached_irq_mask, 128);
|
2006-07-03 17:32:51 +08:00
|
|
|
static int pmac_irq_cascade = -1;
|
2012-02-15 05:06:50 +08:00
|
|
|
static struct irq_domain *pmac_pic_host;
|
2005-11-09 15:07:45 +08:00
|
|
|
|
2006-07-03 17:32:51 +08:00
|
|
|
static void __pmac_retrigger(unsigned int irq_nr)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
|
|
|
|
__set_bit(irq_nr, ppc_lost_interrupts);
|
|
|
|
irq_nr = pmac_irq_cascade;
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
|
2005-09-26 14:04:21 +08:00
|
|
|
atomic_inc(&ppc_n_lost_interrupts);
|
2006-07-03 17:32:51 +08:00
|
|
|
set_dec(1);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-07 21:59:40 +08:00
|
|
|
static void pmac_mask_and_ack_irq(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2011-05-04 13:02:15 +08:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-09-01 12:27:50 +08:00
|
|
|
unsigned long bit = 1UL << (src & 0x1f);
|
|
|
|
int i = src >> 5;
|
2005-09-26 14:04:21 +08:00
|
|
|
unsigned long flags;
|
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2006-07-03 19:36:01 +08:00
|
|
|
__clear_bit(src, ppc_cached_irq_mask);
|
|
|
|
if (__test_and_clear_bit(src, ppc_lost_interrupts))
|
2006-07-03 17:32:51 +08:00
|
|
|
atomic_dec(&ppc_n_lost_interrupts);
|
2005-09-26 14:04:21 +08:00
|
|
|
out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
|
|
|
|
out_le32(&pmac_irq_hw[i]->ack, bit);
|
|
|
|
do {
|
|
|
|
/* make sure ack gets to controller before we enable
|
|
|
|
interrupts */
|
|
|
|
mb();
|
|
|
|
} while((in_le32(&pmac_irq_hw[i]->enable) & bit)
|
|
|
|
!= (ppc_cached_irq_mask[i] & bit));
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2011-03-07 21:59:40 +08:00
|
|
|
static void pmac_ack_irq(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2011-05-04 13:02:15 +08:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-07-03 19:36:01 +08:00
|
|
|
unsigned long bit = 1UL << (src & 0x1f);
|
|
|
|
int i = src >> 5;
|
2005-09-26 14:04:21 +08:00
|
|
|
unsigned long flags;
|
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2006-07-03 19:36:01 +08:00
|
|
|
if (__test_and_clear_bit(src, ppc_lost_interrupts))
|
2006-07-03 17:32:51 +08:00
|
|
|
atomic_dec(&ppc_n_lost_interrupts);
|
|
|
|
out_le32(&pmac_irq_hw[i]->ack, bit);
|
|
|
|
(void)in_le32(&pmac_irq_hw[i]->ack);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2006-07-03 17:32:51 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
|
|
|
|
{
|
|
|
|
unsigned long bit = 1UL << (irq_nr & 0x1f);
|
|
|
|
int i = irq_nr >> 5;
|
|
|
|
|
|
|
|
if ((unsigned)irq_nr >= max_irqs)
|
|
|
|
return;
|
|
|
|
|
2005-09-26 14:04:21 +08:00
|
|
|
/* enable unmasked interrupts */
|
|
|
|
out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
|
|
|
|
|
|
|
|
do {
|
|
|
|
/* make sure mask gets to controller before we
|
|
|
|
return to user */
|
|
|
|
mb();
|
|
|
|
} while((in_le32(&pmac_irq_hw[i]->enable) & bit)
|
|
|
|
!= (ppc_cached_irq_mask[i] & bit));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Unfortunately, setting the bit in the enable register
|
|
|
|
* when the device interrupt is already on *doesn't* set
|
|
|
|
* the bit in the flag register or request another interrupt.
|
|
|
|
*/
|
|
|
|
if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
|
2006-07-03 17:32:51 +08:00
|
|
|
__pmac_retrigger(irq_nr);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* When an irq gets requested for the first client, if it's an
|
|
|
|
* edge interrupt, we clear any previous one on the controller
|
|
|
|
*/
|
2011-03-07 21:59:40 +08:00
|
|
|
static unsigned int pmac_startup_irq(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2011-05-04 13:02:15 +08:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-07-03 19:36:01 +08:00
|
|
|
unsigned long bit = 1UL << (src & 0x1f);
|
|
|
|
int i = src >> 5;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2011-03-25 23:03:07 +08:00
|
|
|
if (!irqd_is_level_type(d))
|
2005-09-26 14:04:21 +08:00
|
|
|
out_le32(&pmac_irq_hw[i]->ack, bit);
|
2006-07-03 19:36:01 +08:00
|
|
|
__set_bit(src, ppc_cached_irq_mask);
|
|
|
|
__pmac_set_irq_mask(src, 0);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-03-07 21:59:40 +08:00
|
|
|
static void pmac_mask_irq(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2011-05-04 13:02:15 +08:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-07-03 17:32:51 +08:00
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2006-07-03 19:36:01 +08:00
|
|
|
__clear_bit(src, ppc_cached_irq_mask);
|
2006-09-01 12:27:50 +08:00
|
|
|
__pmac_set_irq_mask(src, 1);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2011-03-07 21:59:40 +08:00
|
|
|
static void pmac_unmask_irq(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2011-05-04 13:02:15 +08:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-07-03 17:32:51 +08:00
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2006-07-03 19:36:01 +08:00
|
|
|
__set_bit(src, ppc_cached_irq_mask);
|
|
|
|
__pmac_set_irq_mask(src, 0);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2011-03-07 21:59:40 +08:00
|
|
|
static int pmac_retrigger(struct irq_data *d)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2011-05-04 13:02:15 +08:00
|
|
|
__pmac_retrigger(irqd_to_hwirq(d));
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2006-07-03 17:32:51 +08:00
|
|
|
return 1;
|
|
|
|
}
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2006-07-03 17:32:51 +08:00
|
|
|
static struct irq_chip pmac_pic = {
|
2010-02-01 04:33:41 +08:00
|
|
|
.name = "PMAC-PIC",
|
2011-03-07 21:59:40 +08:00
|
|
|
.irq_startup = pmac_startup_irq,
|
|
|
|
.irq_mask = pmac_mask_irq,
|
|
|
|
.irq_ack = pmac_ack_irq,
|
|
|
|
.irq_mask_ack = pmac_mask_and_ack_irq,
|
|
|
|
.irq_unmask = pmac_unmask_irq,
|
|
|
|
.irq_retrigger = pmac_retrigger,
|
2005-09-26 14:04:21 +08:00
|
|
|
};
|
|
|
|
|
2006-10-07 20:08:26 +08:00
|
|
|
static irqreturn_t gatwick_action(int cpl, void *dev_id)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2005-09-26 14:04:21 +08:00
|
|
|
int irq, bits;
|
2006-07-03 17:32:51 +08:00
|
|
|
int rc = IRQ_NONE;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
|
|
|
|
int i = irq >> 5;
|
|
|
|
bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
|
2011-12-12 07:27:41 +08:00
|
|
|
bits |= in_le32(&pmac_irq_hw[i]->level);
|
2005-09-26 14:04:21 +08:00
|
|
|
bits &= ppc_cached_irq_mask[i];
|
|
|
|
if (bits == 0)
|
|
|
|
continue;
|
|
|
|
irq += __ilog2(bits);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2009-04-22 23:31:44 +08:00
|
|
|
generic_handle_irq(irq);
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2006-07-03 17:32:51 +08:00
|
|
|
rc = IRQ_HANDLED;
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2006-07-03 17:32:51 +08:00
|
|
|
return rc;
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2006-10-07 20:08:26 +08:00
|
|
|
static unsigned int pmac_pic_get_irq(void)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
|
|
|
int irq;
|
|
|
|
unsigned long bits = 0;
|
2006-07-03 17:32:51 +08:00
|
|
|
unsigned long flags;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2011-05-11 03:29:42 +08:00
|
|
|
#ifdef CONFIG_PPC_PMAC32_PSURGE
|
2011-05-11 03:30:22 +08:00
|
|
|
/* IPI's are a hack on the powersurge -- Cort */
|
|
|
|
if (smp_processor_id() != 0) {
|
|
|
|
return psurge_secondary_virq;
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
2011-05-11 03:29:42 +08:00
|
|
|
#endif /* CONFIG_PPC_PMAC32_PSURGE */
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_lock_irqsave(&pmac_pic_lock, flags);
|
2005-09-26 14:04:21 +08:00
|
|
|
for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
|
|
|
|
int i = irq >> 5;
|
|
|
|
bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
|
2011-12-12 07:27:41 +08:00
|
|
|
bits |= in_le32(&pmac_irq_hw[i]->level);
|
2005-09-26 14:04:21 +08:00
|
|
|
bits &= ppc_cached_irq_mask[i];
|
|
|
|
if (bits == 0)
|
|
|
|
continue;
|
|
|
|
irq += __ilog2(bits);
|
|
|
|
break;
|
|
|
|
}
|
2010-02-18 10:23:03 +08:00
|
|
|
raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
|
2006-07-03 19:36:01 +08:00
|
|
|
if (unlikely(irq < 0))
|
2016-09-06 19:53:24 +08:00
|
|
|
return 0;
|
2006-07-03 19:36:01 +08:00
|
|
|
return irq_linear_revmap(pmac_pic_host, irq);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_XMON
|
|
|
|
static struct irqaction xmon_action = {
|
|
|
|
.handler = xmon_irq,
|
2015-11-11 21:48:50 +08:00
|
|
|
.flags = IRQF_NO_THREAD,
|
2005-09-26 14:04:21 +08:00
|
|
|
.name = "NMI - XMON"
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static struct irqaction gatwick_cascade_action = {
|
|
|
|
.handler = gatwick_action,
|
2015-11-11 21:48:50 +08:00
|
|
|
.flags = IRQF_NO_THREAD,
|
2005-09-26 14:04:21 +08:00
|
|
|
.name = "cascade",
|
|
|
|
};
|
2005-10-10 20:58:41 +08:00
|
|
|
|
genirq/irqdomain: Allow irq domain aliasing
It is not uncommon (at least with the ARM stuff) to have a piece
of hardware that implements different flavours of "interrupts".
A typical example of this is the GICv3 ITS, which implements
standard PCI/MSI support, but also some form of "generic MSI".
So far, the PCI/MSI domain is registered using the ITS device_node,
so that irq_find_host can return it. On the contrary, the raw MSI
domain is not registered with an device_node, making it impossible
to be looked up by another subsystem (obviously, using the same
device_node twice would only result in confusion, as it is not
defined which one irq_find_host would return).
A solution to this is to "type" domains that may be aliasing, and
to be able to lookup an device_node that matches a given type.
For this, we introduce irq_find_matching_host() as a superset
of irq_find_host:
struct irq_domain *irq_find_matching_host(struct device_node *node,
enum irq_domain_bus_token bus_token);
where bus_token is the "type" we want to match the domain against
(so far, only DOMAIN_BUS_ANY is defined). This result in some
moderately invasive changes on the PPC side (which is the only
user of the .match method).
This has otherwise no functionnal change.
Reviewed-by: Hanjun Guo <hanjun.guo@linaro.org>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Cc: <linux-arm-kernel@lists.infradead.org>
Cc: Yijing Wang <wangyijing@huawei.com>
Cc: Ma Jun <majun258@huawei.com>
Cc: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Cc: Duc Dang <dhdang@apm.com>
Cc: Bjorn Helgaas <bhelgaas@google.com>
Cc: Jiang Liu <jiang.liu@linux.intel.com>
Cc: Jason Cooper <jason@lakedaemon.net>
Link: http://lkml.kernel.org/r/1438091186-10244-2-git-send-email-marc.zyngier@arm.com
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
2015-07-28 21:46:08 +08:00
|
|
|
static int pmac_pic_host_match(struct irq_domain *h, struct device_node *node,
|
|
|
|
enum irq_domain_bus_token bus_token)
|
2006-07-03 19:36:01 +08:00
|
|
|
{
|
|
|
|
/* We match all, we don't always have a node anyway */
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2012-02-15 05:06:50 +08:00
|
|
|
static int pmac_pic_host_map(struct irq_domain *h, unsigned int virq,
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 19:44:42 +08:00
|
|
|
irq_hw_number_t hw)
|
2006-07-03 19:36:01 +08:00
|
|
|
{
|
|
|
|
if (hw >= max_irqs)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* Mark level interrupts, set delayed disable for edge ones and set
|
|
|
|
* handlers
|
|
|
|
*/
|
2011-12-12 07:27:41 +08:00
|
|
|
irq_set_status_flags(virq, IRQ_LEVEL);
|
|
|
|
irq_set_chip_and_handler(virq, &pmac_pic, handle_level_irq);
|
2006-07-03 19:36:01 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-01-27 03:24:34 +08:00
|
|
|
static const struct irq_domain_ops pmac_pic_host_ops = {
|
2006-07-03 19:36:01 +08:00
|
|
|
.match = pmac_pic_host_match,
|
|
|
|
.map = pmac_pic_host_map,
|
2012-01-25 08:09:13 +08:00
|
|
|
.xlate = irq_domain_xlate_onecell,
|
2006-07-03 19:36:01 +08:00
|
|
|
};
|
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
static void __init pmac_pic_probe_oldstyle(void)
|
2005-10-10 20:58:41 +08:00
|
|
|
{
|
|
|
|
int i;
|
2005-12-13 15:01:21 +08:00
|
|
|
struct device_node *master = NULL;
|
|
|
|
struct device_node *slave = NULL;
|
|
|
|
u8 __iomem *addr;
|
|
|
|
struct resource r;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
/* Set our get_irq function */
|
2006-07-03 19:36:01 +08:00
|
|
|
ppc_md.get_irq = pmac_pic_get_irq;
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
/*
|
|
|
|
* Find the interrupt controller type & node
|
2005-09-26 14:04:21 +08:00
|
|
|
*/
|
2005-12-13 15:01:21 +08:00
|
|
|
|
|
|
|
if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
|
|
|
|
max_irqs = max_real_irqs = 32;
|
|
|
|
} else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
|
|
|
|
max_irqs = max_real_irqs = 32;
|
2005-09-26 14:04:21 +08:00
|
|
|
/* We might have a second cascaded ohare */
|
2005-12-13 15:01:21 +08:00
|
|
|
slave = of_find_node_by_name(NULL, "pci106b,7");
|
2011-12-12 07:27:41 +08:00
|
|
|
if (slave)
|
2005-12-13 15:01:21 +08:00
|
|
|
max_irqs = 64;
|
|
|
|
} else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
|
|
|
|
max_irqs = max_real_irqs = 64;
|
|
|
|
|
2005-09-26 14:04:21 +08:00
|
|
|
/* We might have a second cascaded heathrow */
|
2015-03-03 18:02:15 +08:00
|
|
|
|
|
|
|
/* Compensate for of_node_put() in of_find_node_by_name() */
|
|
|
|
of_node_get(master);
|
2005-12-13 15:01:21 +08:00
|
|
|
slave = of_find_node_by_name(master, "mac-io");
|
|
|
|
|
|
|
|
/* Check ordering of master & slave */
|
2007-05-03 15:26:52 +08:00
|
|
|
if (of_device_is_compatible(master, "gatwick")) {
|
2005-12-13 15:01:21 +08:00
|
|
|
struct device_node *tmp;
|
|
|
|
BUG_ON(slave == NULL);
|
|
|
|
tmp = master;
|
|
|
|
master = slave;
|
|
|
|
slave = tmp;
|
|
|
|
}
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
/* We found a slave */
|
2011-12-12 07:27:41 +08:00
|
|
|
if (slave)
|
2005-09-26 14:04:21 +08:00
|
|
|
max_irqs = 128;
|
|
|
|
}
|
2005-12-13 15:01:21 +08:00
|
|
|
BUG_ON(master == NULL);
|
|
|
|
|
2006-07-03 19:36:01 +08:00
|
|
|
/*
|
|
|
|
* Allocate an irq host
|
|
|
|
*/
|
2012-02-15 05:06:54 +08:00
|
|
|
pmac_pic_host = irq_domain_add_linear(master, max_irqs,
|
|
|
|
&pmac_pic_host_ops, NULL);
|
2006-07-03 19:36:01 +08:00
|
|
|
BUG_ON(pmac_pic_host == NULL);
|
|
|
|
irq_set_default_host(pmac_pic_host);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
/* Get addresses of first controller if we have a node for it */
|
|
|
|
BUG_ON(of_address_to_resource(master, 0, &r));
|
|
|
|
|
|
|
|
/* Map interrupts of primary controller */
|
|
|
|
addr = (u8 __iomem *) ioremap(r.start, 0x40);
|
|
|
|
i = 0;
|
|
|
|
pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
|
|
|
|
(addr + 0x20);
|
|
|
|
if (max_real_irqs > 32)
|
|
|
|
pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
|
|
|
|
(addr + 0x10);
|
|
|
|
of_node_put(master);
|
|
|
|
|
|
|
|
printk(KERN_INFO "irq: Found primary Apple PIC %s for %d irqs\n",
|
|
|
|
master->full_name, max_real_irqs);
|
|
|
|
|
|
|
|
/* Map interrupts of cascaded controller */
|
|
|
|
if (slave && !of_address_to_resource(slave, 0, &r)) {
|
|
|
|
addr = (u8 __iomem *)ioremap(r.start, 0x40);
|
|
|
|
pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
|
|
|
|
(addr + 0x20);
|
|
|
|
if (max_irqs > 64)
|
|
|
|
pmac_irq_hw[i++] =
|
|
|
|
(volatile struct pmac_irq_hw __iomem *)
|
|
|
|
(addr + 0x10);
|
2006-07-03 19:36:01 +08:00
|
|
|
pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
|
2005-12-13 15:01:21 +08:00
|
|
|
|
|
|
|
printk(KERN_INFO "irq: Found slave Apple PIC %s for %d irqs"
|
|
|
|
" cascade: %d\n", slave->full_name,
|
2006-07-03 17:32:51 +08:00
|
|
|
max_irqs - max_real_irqs, pmac_irq_cascade);
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
2005-12-13 15:01:21 +08:00
|
|
|
of_node_put(slave);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2006-07-03 17:32:51 +08:00
|
|
|
/* Disable all interrupts in all controllers */
|
2005-09-26 14:04:21 +08:00
|
|
|
for (i = 0; i * 32 < max_irqs; ++i)
|
|
|
|
out_le32(&pmac_irq_hw[i]->enable, 0);
|
2005-12-13 15:01:21 +08:00
|
|
|
|
2006-07-03 17:32:51 +08:00
|
|
|
/* Hookup cascade irq */
|
2016-09-06 19:53:24 +08:00
|
|
|
if (slave && pmac_irq_cascade)
|
2006-07-03 17:32:51 +08:00
|
|
|
setup_irq(pmac_irq_cascade, &gatwick_cascade_action);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
|
2005-09-26 14:04:21 +08:00
|
|
|
#ifdef CONFIG_XMON
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 19:44:42 +08:00
|
|
|
setup_irq(irq_create_mapping(NULL, 20), &xmon_action);
|
2005-12-13 15:01:21 +08:00
|
|
|
#endif
|
|
|
|
}
|
2010-06-19 01:10:01 +08:00
|
|
|
|
2013-09-20 00:22:36 +08:00
|
|
|
int of_irq_parse_oldworld(struct device_node *device, int index,
|
2013-09-15 23:39:11 +08:00
|
|
|
struct of_phandle_args *out_irq)
|
2010-06-19 01:10:01 +08:00
|
|
|
{
|
|
|
|
const u32 *ints = NULL;
|
|
|
|
int intlen;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Old machines just have a list of interrupt numbers
|
|
|
|
* and no interrupt-controller nodes. We also have dodgy
|
|
|
|
* cases where the APPL,interrupts property is completely
|
|
|
|
* missing behind pci-pci bridges and we have to get it
|
|
|
|
* from the parent (the bridge itself, as apple just wired
|
|
|
|
* everything together on these)
|
|
|
|
*/
|
|
|
|
while (device) {
|
|
|
|
ints = of_get_property(device, "AAPL,interrupts", &intlen);
|
|
|
|
if (ints != NULL)
|
|
|
|
break;
|
|
|
|
device = device->parent;
|
|
|
|
if (device && strcmp(device->type, "pci") != 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (ints == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
intlen /= sizeof(u32);
|
|
|
|
|
|
|
|
if (index >= intlen)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-09-15 23:39:11 +08:00
|
|
|
out_irq->np = NULL;
|
|
|
|
out_irq->args[0] = ints[index];
|
|
|
|
out_irq->args_count = 1;
|
2010-06-19 01:10:01 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2005-12-13 15:01:21 +08:00
|
|
|
#endif /* CONFIG_PPC32 */
|
|
|
|
|
|
|
|
static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
|
|
|
|
struct device_node* pswitch;
|
|
|
|
int nmi_irq;
|
|
|
|
|
|
|
|
pswitch = of_find_node_by_name(NULL, "programmer-switch");
|
2006-07-03 19:36:01 +08:00
|
|
|
if (pswitch) {
|
|
|
|
nmi_irq = irq_of_parse_and_map(pswitch, 0);
|
2016-09-06 19:53:24 +08:00
|
|
|
if (nmi_irq) {
|
2006-07-03 19:36:01 +08:00
|
|
|
mpic_irq_set_priority(nmi_irq, 9);
|
|
|
|
setup_irq(nmi_irq, &xmon_action);
|
|
|
|
}
|
|
|
|
of_node_put(pswitch);
|
2005-12-13 15:01:21 +08:00
|
|
|
}
|
|
|
|
#endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
|
|
|
|
}
|
|
|
|
|
2005-12-14 10:10:10 +08:00
|
|
|
static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
|
|
|
|
int master)
|
|
|
|
{
|
|
|
|
const char *name = master ? " MPIC 1 " : " MPIC 2 ";
|
|
|
|
struct mpic *mpic;
|
2011-12-02 14:28:03 +08:00
|
|
|
unsigned int flags = master ? 0 : MPIC_SECONDARY;
|
2005-12-14 10:10:10 +08:00
|
|
|
|
|
|
|
pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
|
|
|
|
|
2007-04-03 20:26:41 +08:00
|
|
|
if (of_get_property(np, "big-endian", NULL))
|
2005-12-14 10:10:10 +08:00
|
|
|
flags |= MPIC_BIG_ENDIAN;
|
|
|
|
|
|
|
|
/* Primary Big Endian means HT interrupts. This is quite dodgy
|
|
|
|
* but works until I find a better way
|
|
|
|
*/
|
|
|
|
if (master && (flags & MPIC_BIG_ENDIAN))
|
2007-04-23 16:47:08 +08:00
|
|
|
flags |= MPIC_U3_HT_IRQS;
|
2005-12-14 10:10:10 +08:00
|
|
|
|
2011-12-02 14:27:59 +08:00
|
|
|
mpic = mpic_alloc(np, 0, flags, 0, 0, name);
|
2005-12-14 10:10:10 +08:00
|
|
|
if (mpic == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
mpic_init(mpic);
|
|
|
|
|
|
|
|
return mpic;
|
|
|
|
}
|
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
static int __init pmac_pic_probe_mpic(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic1, *mpic2;
|
|
|
|
struct device_node *np, *master = NULL, *slave = NULL;
|
|
|
|
|
|
|
|
/* We can have up to 2 MPICs cascaded */
|
|
|
|
for (np = NULL; (np = of_find_node_by_type(np, "open-pic"))
|
|
|
|
!= NULL;) {
|
|
|
|
if (master == NULL &&
|
2007-04-03 20:26:41 +08:00
|
|
|
of_get_property(np, "interrupts", NULL) == NULL)
|
2005-12-13 15:01:21 +08:00
|
|
|
master = of_node_get(np);
|
|
|
|
else if (slave == NULL)
|
|
|
|
slave = of_node_get(np);
|
|
|
|
if (master && slave)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check for bogus setups */
|
|
|
|
if (master == NULL && slave != NULL) {
|
|
|
|
master = slave;
|
|
|
|
slave = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Not found, default to good old pmac pic */
|
|
|
|
if (master == NULL)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
/* Set master handler */
|
|
|
|
ppc_md.get_irq = mpic_get_irq;
|
|
|
|
|
|
|
|
/* Setup master */
|
2005-12-14 10:10:10 +08:00
|
|
|
mpic1 = pmac_setup_one_mpic(master, 1);
|
2005-12-13 15:01:21 +08:00
|
|
|
BUG_ON(mpic1 == NULL);
|
|
|
|
|
|
|
|
/* Install NMI if any */
|
|
|
|
pmac_pic_setup_mpic_nmi(mpic1);
|
|
|
|
|
|
|
|
of_node_put(master);
|
|
|
|
|
2011-12-02 14:28:07 +08:00
|
|
|
/* Set up a cascaded controller, if present */
|
|
|
|
if (slave) {
|
|
|
|
mpic2 = pmac_setup_one_mpic(slave, 0);
|
|
|
|
if (mpic2 == NULL)
|
|
|
|
printk(KERN_ERR "Failed to setup slave MPIC\n");
|
2005-12-14 10:10:10 +08:00
|
|
|
of_node_put(slave);
|
2005-12-13 15:01:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void __init pmac_pic_init(void)
|
|
|
|
{
|
2006-07-03 19:36:01 +08:00
|
|
|
/* We configure the OF parsing based on our oldworld vs. newworld
|
2012-09-20 09:48:00 +08:00
|
|
|
* platform type and whether we were booted by BootX.
|
2006-07-03 19:36:01 +08:00
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PPC32
|
|
|
|
if (!pmac_newworld)
|
2010-06-19 01:10:01 +08:00
|
|
|
of_irq_workarounds |= OF_IMAP_OLDWORLD_MAC;
|
2007-04-03 20:26:41 +08:00
|
|
|
if (of_get_property(of_chosen, "linux,bootx", NULL) != NULL)
|
2010-06-19 01:10:01 +08:00
|
|
|
of_irq_workarounds |= OF_IMAP_NO_PHANDLE;
|
2006-07-03 19:36:01 +08:00
|
|
|
|
2010-06-19 01:10:01 +08:00
|
|
|
/* If we don't have phandles on a newworld, then try to locate a
|
|
|
|
* default interrupt controller (happens when booting with BootX).
|
|
|
|
* We do a first match here, hopefully, that only ever happens on
|
|
|
|
* machines with one controller.
|
|
|
|
*/
|
|
|
|
if (pmac_newworld && (of_irq_workarounds & OF_IMAP_NO_PHANDLE)) {
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
for_each_node_with_property(np, "interrupt-controller") {
|
|
|
|
/* Skip /chosen/interrupt-controller */
|
|
|
|
if (strcmp(np->name, "chosen") == 0)
|
|
|
|
continue;
|
|
|
|
/* It seems like at least one person wants
|
|
|
|
* to use BootX on a machine with an AppleKiwi
|
|
|
|
* controller which happens to pretend to be an
|
|
|
|
* interrupt controller too. */
|
|
|
|
if (strcmp(np->name, "AppleKiwi") == 0)
|
|
|
|
continue;
|
|
|
|
/* I think we found one ! */
|
|
|
|
of_irq_dflt_pic = np;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PPC32 */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 19:44:42 +08:00
|
|
|
|
2005-12-13 15:01:21 +08:00
|
|
|
/* We first try to detect Apple's new Core99 chipset, since mac-io
|
|
|
|
* is quite different on those machines and contains an IBM MPIC2.
|
|
|
|
*/
|
|
|
|
if (pmac_pic_probe_mpic() == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC32
|
|
|
|
pmac_pic_probe_oldstyle();
|
|
|
|
#endif
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2005-11-02 12:08:17 +08:00
|
|
|
#if defined(CONFIG_PM) && defined(CONFIG_PPC32)
|
2005-09-26 14:04:21 +08:00
|
|
|
/*
|
|
|
|
* These procedures are used in implementing sleep on the powerbooks.
|
|
|
|
* sleep_save_intrs() saves the states of all interrupt enables
|
|
|
|
* and disables all interrupts except for the nominated one.
|
|
|
|
* sleep_restore_intrs() restores the states of all interrupt enables.
|
|
|
|
*/
|
|
|
|
unsigned long sleep_save_mask[2];
|
|
|
|
|
|
|
|
/* This used to be passed by the PMU driver but that link got
|
|
|
|
* broken with the new driver model. We use this tweak for now...
|
2006-07-03 19:36:01 +08:00
|
|
|
* We really want to do things differently though...
|
2005-09-26 14:04:21 +08:00
|
|
|
*/
|
|
|
|
static int pmacpic_find_viaint(void)
|
|
|
|
{
|
|
|
|
int viaint = -1;
|
|
|
|
|
|
|
|
#ifdef CONFIG_ADB_PMU
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
if (pmu_get_model() != PMU_OHARE_BASED)
|
|
|
|
goto not_found;
|
|
|
|
np = of_find_node_by_name(NULL, "via-pmu");
|
|
|
|
if (np == NULL)
|
|
|
|
goto not_found;
|
2009-06-28 14:26:10 +08:00
|
|
|
viaint = irq_of_parse_and_map(np, 0);
|
2005-09-26 14:04:21 +08:00
|
|
|
|
|
|
|
not_found:
|
2008-03-12 07:48:48 +08:00
|
|
|
#endif /* CONFIG_ADB_PMU */
|
2005-09-26 14:04:21 +08:00
|
|
|
return viaint;
|
|
|
|
}
|
|
|
|
|
2011-04-27 01:14:57 +08:00
|
|
|
static int pmacpic_suspend(void)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
|
|
|
int viaint = pmacpic_find_viaint();
|
|
|
|
|
|
|
|
sleep_save_mask[0] = ppc_cached_irq_mask[0];
|
|
|
|
sleep_save_mask[1] = ppc_cached_irq_mask[1];
|
|
|
|
ppc_cached_irq_mask[0] = 0;
|
|
|
|
ppc_cached_irq_mask[1] = 0;
|
|
|
|
if (viaint > 0)
|
|
|
|
set_bit(viaint, ppc_cached_irq_mask);
|
|
|
|
out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
|
|
|
|
if (max_real_irqs > 32)
|
|
|
|
out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
|
|
|
|
(void)in_le32(&pmac_irq_hw[0]->event);
|
|
|
|
/* make sure mask gets to controller before we return to caller */
|
|
|
|
mb();
|
|
|
|
(void)in_le32(&pmac_irq_hw[0]->enable);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-04-27 01:14:57 +08:00
|
|
|
static void pmacpic_resume(void)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
out_le32(&pmac_irq_hw[0]->enable, 0);
|
|
|
|
if (max_real_irqs > 32)
|
|
|
|
out_le32(&pmac_irq_hw[1]->enable, 0);
|
|
|
|
mb();
|
|
|
|
for (i = 0; i < max_real_irqs; ++i)
|
|
|
|
if (test_bit(i, sleep_save_mask))
|
2011-03-07 21:59:40 +08:00
|
|
|
pmac_unmask_irq(irq_get_irq_data(i));
|
2005-09-26 14:04:21 +08:00
|
|
|
}
|
|
|
|
|
2011-04-27 01:14:57 +08:00
|
|
|
static struct syscore_ops pmacpic_syscore_ops = {
|
|
|
|
.suspend = pmacpic_suspend,
|
|
|
|
.resume = pmacpic_resume,
|
2005-09-26 14:04:21 +08:00
|
|
|
};
|
|
|
|
|
2011-04-27 01:14:57 +08:00
|
|
|
static int __init init_pmacpic_syscore(void)
|
2005-09-26 14:04:21 +08:00
|
|
|
{
|
2011-05-31 16:01:23 +08:00
|
|
|
if (pmac_irq_hw[0])
|
|
|
|
register_syscore_ops(&pmacpic_syscore_ops);
|
2005-09-26 14:04:21 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-04-27 01:14:57 +08:00
|
|
|
machine_subsys_initcall(powermac, init_pmacpic_syscore);
|
|
|
|
|
|
|
|
#endif /* CONFIG_PM && CONFIG_PPC32 */
|