2012-04-20 00:53:13 +08:00
|
|
|
/*
|
|
|
|
* arch/arm/mach-spear13xx/platsmp.c
|
|
|
|
*
|
|
|
|
* based upon linux/arch/arm/mach-realview/platsmp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 ST Microelectronics Ltd.
|
2014-04-19 06:07:16 +08:00
|
|
|
* Shiraz Hashim <shiraz.linux.kernel@gmail.com>
|
2012-04-20 00:53:13 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/jiffies.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/smp_scu.h>
|
|
|
|
#include <mach/spear.h>
|
2012-12-02 22:49:04 +08:00
|
|
|
#include "generic.h"
|
2012-04-20 00:53:13 +08:00
|
|
|
|
2014-03-16 00:47:47 +08:00
|
|
|
/*
|
|
|
|
* Write pen_release in a way that is guaranteed to be visible to all
|
|
|
|
* observers, irrespective of whether they're taking part in coherency
|
|
|
|
* or not. This is necessary for the hotplug code to work reliably.
|
|
|
|
*/
|
|
|
|
static void write_pen_release(int val)
|
|
|
|
{
|
|
|
|
pen_release = val;
|
|
|
|
smp_wmb();
|
|
|
|
sync_cache_w(&pen_release);
|
|
|
|
}
|
|
|
|
|
2012-04-20 00:53:13 +08:00
|
|
|
static DEFINE_SPINLOCK(boot_lock);
|
|
|
|
|
|
|
|
static void __iomem *scu_base = IOMEM(VA_SCU_BASE);
|
|
|
|
|
2013-06-18 03:43:14 +08:00
|
|
|
static void spear13xx_secondary_init(unsigned int cpu)
|
2012-04-20 00:53:13 +08:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* let the primary processor know we're out of the
|
|
|
|
* pen, then head off into the C entry point
|
|
|
|
*/
|
2014-03-16 00:47:47 +08:00
|
|
|
write_pen_release(-1);
|
2012-04-20 00:53:13 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Synchronise with the boot thread.
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
}
|
|
|
|
|
2013-06-18 03:43:14 +08:00
|
|
|
static int spear13xx_boot_secondary(unsigned int cpu, struct task_struct *idle)
|
2012-04-20 00:53:13 +08:00
|
|
|
{
|
|
|
|
unsigned long timeout;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* set synchronisation state between this boot processor
|
|
|
|
* and the secondary one
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The secondary processor is waiting to be released from
|
|
|
|
* the holding pen - release it, then wait for it to flag
|
|
|
|
* that it has been released by resetting pen_release.
|
|
|
|
*
|
|
|
|
* Note that "pen_release" is the hardware CPU ID, whereas
|
|
|
|
* "cpu" is Linux's internal ID.
|
|
|
|
*/
|
2014-03-16 00:47:47 +08:00
|
|
|
write_pen_release(cpu);
|
2012-04-20 00:53:13 +08:00
|
|
|
|
|
|
|
timeout = jiffies + (1 * HZ);
|
|
|
|
while (time_before(jiffies, timeout)) {
|
|
|
|
smp_rmb();
|
|
|
|
if (pen_release == -1)
|
|
|
|
break;
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* now the secondary core is starting up let it run its
|
|
|
|
* calibrations, then wait for it to finish
|
|
|
|
*/
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
|
|
|
|
return pen_release != -1 ? -ENOSYS : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialise the CPU possible map early - this describes the CPUs
|
|
|
|
* which may be present or become present in the system.
|
|
|
|
*/
|
2011-09-08 20:15:22 +08:00
|
|
|
static void __init spear13xx_smp_init_cpus(void)
|
2012-04-20 00:53:13 +08:00
|
|
|
{
|
|
|
|
unsigned int i, ncores = scu_get_core_count(scu_base);
|
|
|
|
|
|
|
|
if (ncores > nr_cpu_ids) {
|
|
|
|
pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
|
|
|
|
ncores, nr_cpu_ids);
|
|
|
|
ncores = nr_cpu_ids;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < ncores; i++)
|
|
|
|
set_cpu_possible(i, true);
|
|
|
|
}
|
|
|
|
|
2011-09-08 20:15:22 +08:00
|
|
|
static void __init spear13xx_smp_prepare_cpus(unsigned int max_cpus)
|
2012-04-20 00:53:13 +08:00
|
|
|
{
|
|
|
|
|
|
|
|
scu_enable(scu_base);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Write the address of secondary startup into the system-wide location
|
|
|
|
* (presently it is in SRAM). The BootMonitor waits until it receives a
|
|
|
|
* soft interrupt, and then the secondary CPU branches to this address.
|
|
|
|
*/
|
2017-01-15 10:59:29 +08:00
|
|
|
__raw_writel(__pa_symbol(spear13xx_secondary_startup), SYS_LOCATION);
|
2012-04-20 00:53:13 +08:00
|
|
|
}
|
2011-09-08 20:15:22 +08:00
|
|
|
|
2015-11-15 09:39:53 +08:00
|
|
|
const struct smp_operations spear13xx_smp_ops __initconst = {
|
2011-09-08 20:15:22 +08:00
|
|
|
.smp_init_cpus = spear13xx_smp_init_cpus,
|
|
|
|
.smp_prepare_cpus = spear13xx_smp_prepare_cpus,
|
|
|
|
.smp_secondary_init = spear13xx_secondary_init,
|
|
|
|
.smp_boot_secondary = spear13xx_boot_secondary,
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
.cpu_die = spear13xx_cpu_die,
|
|
|
|
#endif
|
|
|
|
};
|