OpenCloudOS-Kernel/drivers/clk/mmp
Chao Xie ee81f4ee2a clk: mmp: add clock type mix
The clock type mix is a kind of clock combines "div" and "mux".
This kind of clock can not allow to change div first then
mux or change mux first or div.
The reason is
1. Some clock has frequency change bit. Each time want to change
   the frequency, there are some operations based on this bit, and
   these operations are time-cost.
   Seperating div and mux change will make the process longer, and
   waste more time.
2. Seperting the div and mux may generate middle clock that the
   peripharals do not support. It may make the peripharals hang.

There are three kinds of this type of clock in all SOCes.
1. The clock has bit to trigger the frequency change.
2. Same as #1, but the operations for the bit is different
3. Do not have frequency change bit.

So this type of clock has implemented the callbacks
->determine_rate
->set_rate_and_parent
These callbacks can help to change the div and mux together.

Signed-off-by: Chao Xie <chao.xie@marvell.com>
Acked-by: Haojian Zhuang <haojian.zhuang@gmail.com>
Signed-off-by: Michael Turquette <mturquette@linaro.org>
2014-11-12 16:33:52 -08:00
..
Makefile clk: mmp: add clock type mix 2014-11-12 16:33:52 -08:00
clk-apbc.c clk: mmp: add mmp specific clocks 2012-08-28 14:14:14 -07:00
clk-apmu.c clk: mmp: add mmp specific clocks 2012-08-28 14:14:14 -07:00
clk-frac.c clk: mmp: move definiton of mmp_clk_frac to clk.h 2014-11-12 16:33:48 -08:00
clk-mix.c clk: mmp: add clock type mix 2014-11-12 16:33:52 -08:00
clk-mmp2.c clk: mmp: add spin lock for clk-frac 2014-11-12 16:33:37 -08:00
clk-pxa168.c clk: mmp: add spin lock for clk-frac 2014-11-12 16:33:37 -08:00
clk-pxa910.c clk: mmp: add spin lock for clk-frac 2014-11-12 16:33:37 -08:00
clk.h clk: mmp: add clock type mix 2014-11-12 16:33:52 -08:00