bcc5fd49a0
Newer SoCs have two different AHB interconnect. The AHB 32 bits Matrix interconnect (h32mx) has a clock that can be setup at the half of the h64mx clock (which is mck). The h32mx clock can not exceed 90 MHz. Signed-off-by: Alexandre Belloni <alexandre.belloni@free-electrons.com> Acked-by: Boris Brezillon <boris.brezillon@free-electrons.com> Signed-off-by: Nicolas Ferre <nicolas.ferre@atmel.com> |
||
---|---|---|
.. | ||
at91_pmc.h | ||
bcm2835.h | ||
clk-conf.h | ||
mxs.h | ||
shmobile.h | ||
sunxi.h | ||
tegra.h | ||
ti.h | ||
zynq.h |