Blackfin: add MDMA defines to make cross-variant coding easier
Add some defines to make the BF538/BF561 look like most other Blackfin parts in that it has a MDMA0 channel available for low level init. Signed-off-by: Graf Yang <graf.yang@analog.com> Signed-off-by: Mike Frysinger <vapier@gentoo.org>
This commit is contained in:
parent
f339f46b05
commit
f5879fda09
|
@ -68,25 +68,6 @@
|
||||||
#define OFFSET_SCR 0x1C /* SCR Scratch Register */
|
#define OFFSET_SCR 0x1C /* SCR Scratch Register */
|
||||||
#define OFFSET_GCTL 0x24 /* Global Control Register */
|
#define OFFSET_GCTL 0x24 /* Global Control Register */
|
||||||
|
|
||||||
|
|
||||||
#define bfin_write_MDMA_D0_IRQ_STATUS bfin_write_MDMA0_D0_IRQ_STATUS
|
|
||||||
#define bfin_write_MDMA_D0_START_ADDR bfin_write_MDMA0_D0_START_ADDR
|
|
||||||
#define bfin_write_MDMA_S0_START_ADDR bfin_write_MDMA0_S0_START_ADDR
|
|
||||||
#define bfin_write_MDMA_D0_X_COUNT bfin_write_MDMA0_D0_X_COUNT
|
|
||||||
#define bfin_write_MDMA_S0_X_COUNT bfin_write_MDMA0_S0_X_COUNT
|
|
||||||
#define bfin_write_MDMA_D0_Y_COUNT bfin_write_MDMA0_D0_Y_COUNT
|
|
||||||
#define bfin_write_MDMA_S0_Y_COUNT bfin_write_MDMA0_S0_Y_COUNT
|
|
||||||
#define bfin_write_MDMA_D0_X_MODIFY bfin_write_MDMA0_D0_X_MODIFY
|
|
||||||
#define bfin_write_MDMA_S0_X_MODIFY bfin_write_MDMA0_S0_X_MODIFY
|
|
||||||
#define bfin_write_MDMA_D0_Y_MODIFY bfin_write_MDMA0_D0_Y_MODIFY
|
|
||||||
#define bfin_write_MDMA_S0_Y_MODIFY bfin_write_MDMA0_S0_Y_MODIFY
|
|
||||||
#define bfin_write_MDMA_S0_CONFIG bfin_write_MDMA0_S0_CONFIG
|
|
||||||
#define bfin_write_MDMA_D0_CONFIG bfin_write_MDMA0_D0_CONFIG
|
|
||||||
#define bfin_read_MDMA_S0_CONFIG bfin_read_MDMA0_S0_CONFIG
|
|
||||||
#define bfin_read_MDMA_D0_IRQ_STATUS bfin_read_MDMA0_D0_IRQ_STATUS
|
|
||||||
#define bfin_write_MDMA_S0_IRQ_STATUS bfin_write_MDMA0_S0_IRQ_STATUS
|
|
||||||
|
|
||||||
|
|
||||||
/* DPMC*/
|
/* DPMC*/
|
||||||
#define bfin_read_STOPCK_OFF() bfin_read_STOPCK()
|
#define bfin_read_STOPCK_OFF() bfin_read_STOPCK()
|
||||||
#define bfin_write_STOPCK_OFF(val) bfin_write_STOPCK(val)
|
#define bfin_write_STOPCK_OFF(val) bfin_write_STOPCK(val)
|
||||||
|
|
|
@ -1247,6 +1247,65 @@
|
||||||
#define bfin_write_MDMA1_S1_CURR_X_COUNT(val) bfin_write16(MDMA1_S1_CURR_X_COUNT, val)
|
#define bfin_write_MDMA1_S1_CURR_X_COUNT(val) bfin_write16(MDMA1_S1_CURR_X_COUNT, val)
|
||||||
#define bfin_read_MDMA1_S1_CURR_Y_COUNT() bfin_read16(MDMA1_S1_CURR_Y_COUNT)
|
#define bfin_read_MDMA1_S1_CURR_Y_COUNT() bfin_read16(MDMA1_S1_CURR_Y_COUNT)
|
||||||
#define bfin_write_MDMA1_S1_CURR_Y_COUNT(val) bfin_write16(MDMA1_S1_CURR_Y_COUNT, val)
|
#define bfin_write_MDMA1_S1_CURR_Y_COUNT(val) bfin_write16(MDMA1_S1_CURR_Y_COUNT, val)
|
||||||
|
|
||||||
|
#define bfin_read_MDMA_S0_CONFIG() bfin_read_MDMA0_S0_CONFIG()
|
||||||
|
#define bfin_write_MDMA_S0_CONFIG(val) bfin_write_MDMA0_S0_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read_MDMA0_S0_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write_MDMA0_S0_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_S0_X_MODIFY() bfin_read_MDMA0_S0_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write_MDMA0_S0_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S0_Y_MODIFY() bfin_read_MDMA0_S0_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write_MDMA0_S0_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S0_X_COUNT() bfin_read_MDMA0_S0_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_S0_X_COUNT(val) bfin_write_MDMA0_S0_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S0_Y_COUNT() bfin_read_MDMA0_S0_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write_MDMA0_S0_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S0_START_ADDR() bfin_read_MDMA0_S0_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_S0_START_ADDR(val) bfin_write_MDMA0_S0_START_ADDR(val)
|
||||||
|
#define bfin_read_MDMA_D0_CONFIG() bfin_read_MDMA0_D0_CONFIG()
|
||||||
|
#define bfin_write_MDMA_D0_CONFIG(val) bfin_write_MDMA0_D0_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read_MDMA0_D0_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write_MDMA0_D0_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_D0_X_MODIFY() bfin_read_MDMA0_D0_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write_MDMA0_D0_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D0_Y_MODIFY() bfin_read_MDMA0_D0_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write_MDMA0_D0_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D0_X_COUNT() bfin_read_MDMA0_D0_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_D0_X_COUNT(val) bfin_write_MDMA0_D0_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D0_Y_COUNT() bfin_read_MDMA0_D0_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write_MDMA0_D0_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D0_START_ADDR() bfin_read_MDMA0_D0_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_D0_START_ADDR(val) bfin_write_MDMA0_D0_START_ADDR(val)
|
||||||
|
|
||||||
|
#define bfin_read_MDMA_S1_CONFIG() bfin_read_MDMA0_S1_CONFIG()
|
||||||
|
#define bfin_write_MDMA_S1_CONFIG(val) bfin_write_MDMA0_S1_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read_MDMA0_S1_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write_MDMA0_S1_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_S1_X_MODIFY() bfin_read_MDMA0_S1_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write_MDMA0_S1_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S1_Y_MODIFY() bfin_read_MDMA0_S1_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write_MDMA0_S1_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S1_X_COUNT() bfin_read_MDMA0_S1_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_S1_X_COUNT(val) bfin_write_MDMA0_S1_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S1_Y_COUNT() bfin_read_MDMA0_S1_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write_MDMA0_S1_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S1_START_ADDR() bfin_read_MDMA0_S1_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_S1_START_ADDR(val) bfin_write_MDMA0_S1_START_ADDR(val)
|
||||||
|
#define bfin_read_MDMA_D1_CONFIG() bfin_read_MDMA0_D1_CONFIG()
|
||||||
|
#define bfin_write_MDMA_D1_CONFIG(val) bfin_write_MDMA0_D1_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read_MDMA0_D1_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write_MDMA0_D1_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_D1_X_MODIFY() bfin_read_MDMA0_D1_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write_MDMA0_D1_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D1_Y_MODIFY() bfin_read_MDMA0_D1_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write_MDMA0_D1_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D1_X_COUNT() bfin_read_MDMA0_D1_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_D1_X_COUNT(val) bfin_write_MDMA0_D1_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D1_Y_COUNT() bfin_read_MDMA0_D1_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write_MDMA0_D1_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D1_START_ADDR() bfin_read_MDMA0_D1_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_D1_START_ADDR(val) bfin_write_MDMA0_D1_START_ADDR(val)
|
||||||
|
|
||||||
#define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
|
#define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
|
||||||
#define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
|
#define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
|
||||||
#define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
|
#define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
|
||||||
|
|
|
@ -412,6 +412,62 @@
|
||||||
#define MDMA0_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA0 Stream 1 Source Current X Count Register */
|
#define MDMA0_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA0 Stream 1 Source Current X Count Register */
|
||||||
#define MDMA0_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA0 Stream 1 Source Current Y Count Register */
|
#define MDMA0_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA0 Stream 1 Source Current Y Count Register */
|
||||||
|
|
||||||
|
#define MDMA_D0_NEXT_DESC_PTR MDMA0_D0_NEXT_DESC_PTR
|
||||||
|
#define MDMA_D0_START_ADDR MDMA0_D0_START_ADDR
|
||||||
|
#define MDMA_D0_CONFIG MDMA0_D0_CONFIG
|
||||||
|
#define MDMA_D0_X_COUNT MDMA0_D0_X_COUNT
|
||||||
|
#define MDMA_D0_X_MODIFY MDMA0_D0_X_MODIFY
|
||||||
|
#define MDMA_D0_Y_COUNT MDMA0_D0_Y_COUNT
|
||||||
|
#define MDMA_D0_Y_MODIFY MDMA0_D0_Y_MODIFY
|
||||||
|
#define MDMA_D0_CURR_DESC_PTR MDMA0_D0_CURR_DESC_PTR
|
||||||
|
#define MDMA_D0_CURR_ADDR MDMA0_D0_CURR_ADDR
|
||||||
|
#define MDMA_D0_IRQ_STATUS MDMA0_D0_IRQ_STATUS
|
||||||
|
#define MDMA_D0_PERIPHERAL_MAP MDMA0_D0_PERIPHERAL_MAP
|
||||||
|
#define MDMA_D0_CURR_X_COUNT MDMA0_D0_CURR_X_COUNT
|
||||||
|
#define MDMA_D0_CURR_Y_COUNT MDMA0_D0_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_S0_NEXT_DESC_PTR MDMA0_S0_NEXT_DESC_PTR
|
||||||
|
#define MDMA_S0_START_ADDR MDMA0_S0_START_ADDR
|
||||||
|
#define MDMA_S0_CONFIG MDMA0_S0_CONFIG
|
||||||
|
#define MDMA_S0_X_COUNT MDMA0_S0_X_COUNT
|
||||||
|
#define MDMA_S0_X_MODIFY MDMA0_S0_X_MODIFY
|
||||||
|
#define MDMA_S0_Y_COUNT MDMA0_S0_Y_COUNT
|
||||||
|
#define MDMA_S0_Y_MODIFY MDMA0_S0_Y_MODIFY
|
||||||
|
#define MDMA_S0_CURR_DESC_PTR MDMA0_S0_CURR_DESC_PTR
|
||||||
|
#define MDMA_S0_CURR_ADDR MDMA0_S0_CURR_ADDR
|
||||||
|
#define MDMA_S0_IRQ_STATUS MDMA0_S0_IRQ_STATUS
|
||||||
|
#define MDMA_S0_PERIPHERAL_MAP MDMA0_S0_PERIPHERAL_MAP
|
||||||
|
#define MDMA_S0_CURR_X_COUNT MDMA0_S0_CURR_X_COUNT
|
||||||
|
#define MDMA_S0_CURR_Y_COUNT MDMA0_S0_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_D1_NEXT_DESC_PTR MDMA0_D1_NEXT_DESC_PTR
|
||||||
|
#define MDMA_D1_START_ADDR MDMA0_D1_START_ADDR
|
||||||
|
#define MDMA_D1_CONFIG MDMA0_D1_CONFIG
|
||||||
|
#define MDMA_D1_X_COUNT MDMA0_D1_X_COUNT
|
||||||
|
#define MDMA_D1_X_MODIFY MDMA0_D1_X_MODIFY
|
||||||
|
#define MDMA_D1_Y_COUNT MDMA0_D1_Y_COUNT
|
||||||
|
#define MDMA_D1_Y_MODIFY MDMA0_D1_Y_MODIFY
|
||||||
|
#define MDMA_D1_CURR_DESC_PTR MDMA0_D1_CURR_DESC_PTR
|
||||||
|
#define MDMA_D1_CURR_ADDR MDMA0_D1_CURR_ADDR
|
||||||
|
#define MDMA_D1_IRQ_STATUS MDMA0_D1_IRQ_STATUS
|
||||||
|
#define MDMA_D1_PERIPHERAL_MAP MDMA0_D1_PERIPHERAL_MAP
|
||||||
|
#define MDMA_D1_CURR_X_COUNT MDMA0_D1_CURR_X_COUNT
|
||||||
|
#define MDMA_D1_CURR_Y_COUNT MDMA0_D1_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_S1_NEXT_DESC_PTR MDMA0_S1_NEXT_DESC_PTR
|
||||||
|
#define MDMA_S1_START_ADDR MDMA0_S1_START_ADDR
|
||||||
|
#define MDMA_S1_CONFIG MDMA0_S1_CONFIG
|
||||||
|
#define MDMA_S1_X_COUNT MDMA0_S1_X_COUNT
|
||||||
|
#define MDMA_S1_X_MODIFY MDMA0_S1_X_MODIFY
|
||||||
|
#define MDMA_S1_Y_COUNT MDMA0_S1_Y_COUNT
|
||||||
|
#define MDMA_S1_Y_MODIFY MDMA0_S1_Y_MODIFY
|
||||||
|
#define MDMA_S1_CURR_DESC_PTR MDMA0_S1_CURR_DESC_PTR
|
||||||
|
#define MDMA_S1_CURR_ADDR MDMA0_S1_CURR_ADDR
|
||||||
|
#define MDMA_S1_IRQ_STATUS MDMA0_S1_IRQ_STATUS
|
||||||
|
#define MDMA_S1_PERIPHERAL_MAP MDMA0_S1_PERIPHERAL_MAP
|
||||||
|
#define MDMA_S1_CURR_X_COUNT MDMA0_S1_CURR_X_COUNT
|
||||||
|
#define MDMA_S1_CURR_Y_COUNT MDMA0_S1_CURR_Y_COUNT
|
||||||
|
|
||||||
|
|
||||||
/* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
|
/* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
|
||||||
#define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
|
#define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
|
||||||
|
|
|
@ -1526,6 +1526,35 @@
|
||||||
#define bfin_read_MDMA_D0_START_ADDR() bfin_read_MDMA1_D0_START_ADDR()
|
#define bfin_read_MDMA_D0_START_ADDR() bfin_read_MDMA1_D0_START_ADDR()
|
||||||
#define bfin_write_MDMA_D0_START_ADDR(val) bfin_write_MDMA1_D0_START_ADDR(val)
|
#define bfin_write_MDMA_D0_START_ADDR(val) bfin_write_MDMA1_D0_START_ADDR(val)
|
||||||
|
|
||||||
|
#define bfin_read_MDMA_S1_CONFIG() bfin_read_MDMA1_S1_CONFIG()
|
||||||
|
#define bfin_write_MDMA_S1_CONFIG(val) bfin_write_MDMA1_S1_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read_MDMA1_S1_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write_MDMA1_S1_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_S1_X_MODIFY() bfin_read_MDMA1_S1_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write_MDMA1_S1_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S1_Y_MODIFY() bfin_read_MDMA1_S1_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write_MDMA1_S1_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_S1_X_COUNT() bfin_read_MDMA1_S1_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_S1_X_COUNT(val) bfin_write_MDMA1_S1_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S1_Y_COUNT() bfin_read_MDMA1_S1_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write_MDMA1_S1_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_S1_START_ADDR() bfin_read_MDMA1_S1_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_S1_START_ADDR(val) bfin_write_MDMA1_S1_START_ADDR(val)
|
||||||
|
#define bfin_read_MDMA_D1_CONFIG() bfin_read_MDMA1_D1_CONFIG()
|
||||||
|
#define bfin_write_MDMA_D1_CONFIG(val) bfin_write_MDMA1_D1_CONFIG(val)
|
||||||
|
#define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read_MDMA1_D1_IRQ_STATUS()
|
||||||
|
#define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write_MDMA1_D1_IRQ_STATUS(val)
|
||||||
|
#define bfin_read_MDMA_D1_X_MODIFY() bfin_read_MDMA1_D1_X_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write_MDMA1_D1_X_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D1_Y_MODIFY() bfin_read_MDMA1_D1_Y_MODIFY()
|
||||||
|
#define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write_MDMA1_D1_Y_MODIFY(val)
|
||||||
|
#define bfin_read_MDMA_D1_X_COUNT() bfin_read_MDMA1_D1_X_COUNT()
|
||||||
|
#define bfin_write_MDMA_D1_X_COUNT(val) bfin_write_MDMA1_D1_X_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D1_Y_COUNT() bfin_read_MDMA1_D1_Y_COUNT()
|
||||||
|
#define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write_MDMA1_D1_Y_COUNT(val)
|
||||||
|
#define bfin_read_MDMA_D1_START_ADDR() bfin_read_MDMA1_D1_START_ADDR()
|
||||||
|
#define bfin_write_MDMA_D1_START_ADDR(val) bfin_write_MDMA1_D1_START_ADDR(val)
|
||||||
|
|
||||||
/* These need to be last due to the cdef/linux inter-dependencies */
|
/* These need to be last due to the cdef/linux inter-dependencies */
|
||||||
#include <asm/irq.h>
|
#include <asm/irq.h>
|
||||||
|
|
||||||
|
|
|
@ -796,6 +796,62 @@
|
||||||
#define MDMA2_S1_IRQ_STATUS 0xFFC00FE8 /*MemDMA2 Stream 1 Source Interrupt/Status Register */
|
#define MDMA2_S1_IRQ_STATUS 0xFFC00FE8 /*MemDMA2 Stream 1 Source Interrupt/Status Register */
|
||||||
#define MDMA2_S1_PERIPHERAL_MAP 0xFFC00FEC /*MemDMA2 Stream 1 Source Peripheral Map register */
|
#define MDMA2_S1_PERIPHERAL_MAP 0xFFC00FEC /*MemDMA2 Stream 1 Source Peripheral Map register */
|
||||||
|
|
||||||
|
#define MDMA_D0_NEXT_DESC_PTR MDMA1_D0_NEXT_DESC_PTR
|
||||||
|
#define MDMA_D0_START_ADDR MDMA1_D0_START_ADDR
|
||||||
|
#define MDMA_D0_CONFIG MDMA1_D0_CONFIG
|
||||||
|
#define MDMA_D0_X_COUNT MDMA1_D0_X_COUNT
|
||||||
|
#define MDMA_D0_X_MODIFY MDMA1_D0_X_MODIFY
|
||||||
|
#define MDMA_D0_Y_COUNT MDMA1_D0_Y_COUNT
|
||||||
|
#define MDMA_D0_Y_MODIFY MDMA1_D0_Y_MODIFY
|
||||||
|
#define MDMA_D0_CURR_DESC_PTR MDMA1_D0_CURR_DESC_PTR
|
||||||
|
#define MDMA_D0_CURR_ADDR MDMA1_D0_CURR_ADDR
|
||||||
|
#define MDMA_D0_IRQ_STATUS MDMA1_D0_IRQ_STATUS
|
||||||
|
#define MDMA_D0_PERIPHERAL_MAP MDMA1_D0_PERIPHERAL_MAP
|
||||||
|
#define MDMA_D0_CURR_X_COUNT MDMA1_D0_CURR_X_COUNT
|
||||||
|
#define MDMA_D0_CURR_Y_COUNT MDMA1_D0_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_S0_NEXT_DESC_PTR MDMA1_S0_NEXT_DESC_PTR
|
||||||
|
#define MDMA_S0_START_ADDR MDMA1_S0_START_ADDR
|
||||||
|
#define MDMA_S0_CONFIG MDMA1_S0_CONFIG
|
||||||
|
#define MDMA_S0_X_COUNT MDMA1_S0_X_COUNT
|
||||||
|
#define MDMA_S0_X_MODIFY MDMA1_S0_X_MODIFY
|
||||||
|
#define MDMA_S0_Y_COUNT MDMA1_S0_Y_COUNT
|
||||||
|
#define MDMA_S0_Y_MODIFY MDMA1_S0_Y_MODIFY
|
||||||
|
#define MDMA_S0_CURR_DESC_PTR MDMA1_S0_CURR_DESC_PTR
|
||||||
|
#define MDMA_S0_CURR_ADDR MDMA1_S0_CURR_ADDR
|
||||||
|
#define MDMA_S0_IRQ_STATUS MDMA1_S0_IRQ_STATUS
|
||||||
|
#define MDMA_S0_PERIPHERAL_MAP MDMA1_S0_PERIPHERAL_MAP
|
||||||
|
#define MDMA_S0_CURR_X_COUNT MDMA1_S0_CURR_X_COUNT
|
||||||
|
#define MDMA_S0_CURR_Y_COUNT MDMA1_S0_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_D1_NEXT_DESC_PTR MDMA1_D1_NEXT_DESC_PTR
|
||||||
|
#define MDMA_D1_START_ADDR MDMA1_D1_START_ADDR
|
||||||
|
#define MDMA_D1_CONFIG MDMA1_D1_CONFIG
|
||||||
|
#define MDMA_D1_X_COUNT MDMA1_D1_X_COUNT
|
||||||
|
#define MDMA_D1_X_MODIFY MDMA1_D1_X_MODIFY
|
||||||
|
#define MDMA_D1_Y_COUNT MDMA1_D1_Y_COUNT
|
||||||
|
#define MDMA_D1_Y_MODIFY MDMA1_D1_Y_MODIFY
|
||||||
|
#define MDMA_D1_CURR_DESC_PTR MDMA1_D1_CURR_DESC_PTR
|
||||||
|
#define MDMA_D1_CURR_ADDR MDMA1_D1_CURR_ADDR
|
||||||
|
#define MDMA_D1_IRQ_STATUS MDMA1_D1_IRQ_STATUS
|
||||||
|
#define MDMA_D1_PERIPHERAL_MAP MDMA1_D1_PERIPHERAL_MAP
|
||||||
|
#define MDMA_D1_CURR_X_COUNT MDMA1_D1_CURR_X_COUNT
|
||||||
|
#define MDMA_D1_CURR_Y_COUNT MDMA1_D1_CURR_Y_COUNT
|
||||||
|
|
||||||
|
#define MDMA_S1_NEXT_DESC_PTR MDMA1_S1_NEXT_DESC_PTR
|
||||||
|
#define MDMA_S1_START_ADDR MDMA1_S1_START_ADDR
|
||||||
|
#define MDMA_S1_CONFIG MDMA1_S1_CONFIG
|
||||||
|
#define MDMA_S1_X_COUNT MDMA1_S1_X_COUNT
|
||||||
|
#define MDMA_S1_X_MODIFY MDMA1_S1_X_MODIFY
|
||||||
|
#define MDMA_S1_Y_COUNT MDMA1_S1_Y_COUNT
|
||||||
|
#define MDMA_S1_Y_MODIFY MDMA1_S1_Y_MODIFY
|
||||||
|
#define MDMA_S1_CURR_DESC_PTR MDMA1_S1_CURR_DESC_PTR
|
||||||
|
#define MDMA_S1_CURR_ADDR MDMA1_S1_CURR_ADDR
|
||||||
|
#define MDMA_S1_IRQ_STATUS MDMA1_S1_IRQ_STATUS
|
||||||
|
#define MDMA_S1_PERIPHERAL_MAP MDMA1_S1_PERIPHERAL_MAP
|
||||||
|
#define MDMA_S1_CURR_X_COUNT MDMA1_S1_CURR_X_COUNT
|
||||||
|
#define MDMA_S1_CURR_Y_COUNT MDMA1_S1_CURR_Y_COUNT
|
||||||
|
|
||||||
/* Internal Memory DMA Registers (0xFFC0_1800 - 0xFFC0_19FF) */
|
/* Internal Memory DMA Registers (0xFFC0_1800 - 0xFFC0_19FF) */
|
||||||
#define IMDMA_D0_CONFIG 0xFFC01808 /*IMDMA Stream 0 Destination Configuration */
|
#define IMDMA_D0_CONFIG 0xFFC01808 /*IMDMA Stream 0 Destination Configuration */
|
||||||
#define IMDMA_D0_NEXT_DESC_PTR 0xFFC01800 /*IMDMA Stream 0 Destination Next Descriptor Ptr Reg */
|
#define IMDMA_D0_NEXT_DESC_PTR 0xFFC01800 /*IMDMA Stream 0 Destination Next Descriptor Ptr Reg */
|
||||||
|
|
Loading…
Reference in New Issue